mirror of
https://git.openwrt.org/openwrt/openwrt.git
synced 2024-11-22 04:56:15 +00:00
9131cb44ff
Introduce EN7581 SoC support with currently rfb board supported. This is a new 64bit SoC from Airoha that is currently almost fully supported upstream with only the DTS missing. Setting source-only waiting for the full upstream support to be completed. Link: https://github.com/openwrt/openwrt/pull/16730 Signed-off-by: Christian Marangi <ansuelsmth@gmail.com>
554 lines
19 KiB
Diff
554 lines
19 KiB
Diff
From 16874d1cf3818a5804cded8eaff634122b1d6c7c Mon Sep 17 00:00:00 2001
|
|
From: Lorenzo Bianconi <lorenzo@kernel.org>
|
|
Date: Thu, 1 Aug 2024 16:35:03 +0200
|
|
Subject: [PATCH 1/8] net: airoha: Introduce airoha_qdma struct
|
|
|
|
Introduce airoha_qdma struct and move qdma IO register mapping in
|
|
airoha_qdma. This is a preliminary patch to enable both QDMA controllers
|
|
available on EN7581 SoC.
|
|
|
|
Signed-off-by: Lorenzo Bianconi <lorenzo@kernel.org>
|
|
Link: https://patch.msgid.link/7df163bdc72ee29c3d27a0cbf54522ffeeafe53c.1722522582.git.lorenzo@kernel.org
|
|
Signed-off-by: Jakub Kicinski <kuba@kernel.org>
|
|
---
|
|
drivers/net/ethernet/mediatek/airoha_eth.c | 197 ++++++++++++---------
|
|
1 file changed, 112 insertions(+), 85 deletions(-)
|
|
|
|
--- a/drivers/net/ethernet/mediatek/airoha_eth.c
|
|
+++ b/drivers/net/ethernet/mediatek/airoha_eth.c
|
|
@@ -18,6 +18,7 @@
|
|
#include <uapi/linux/ppp_defs.h>
|
|
|
|
#define AIROHA_MAX_NUM_GDM_PORTS 1
|
|
+#define AIROHA_MAX_NUM_QDMA 1
|
|
#define AIROHA_MAX_NUM_RSTS 3
|
|
#define AIROHA_MAX_NUM_XSI_RSTS 5
|
|
#define AIROHA_MAX_MTU 2000
|
|
@@ -782,6 +783,10 @@ struct airoha_hw_stats {
|
|
u64 rx_len[7];
|
|
};
|
|
|
|
+struct airoha_qdma {
|
|
+ void __iomem *regs;
|
|
+};
|
|
+
|
|
struct airoha_gdm_port {
|
|
struct net_device *dev;
|
|
struct airoha_eth *eth;
|
|
@@ -794,8 +799,6 @@ struct airoha_eth {
|
|
struct device *dev;
|
|
|
|
unsigned long state;
|
|
-
|
|
- void __iomem *qdma_regs;
|
|
void __iomem *fe_regs;
|
|
|
|
/* protect concurrent irqmask accesses */
|
|
@@ -806,6 +809,7 @@ struct airoha_eth {
|
|
struct reset_control_bulk_data rsts[AIROHA_MAX_NUM_RSTS];
|
|
struct reset_control_bulk_data xsi_rsts[AIROHA_MAX_NUM_XSI_RSTS];
|
|
|
|
+ struct airoha_qdma qdma[AIROHA_MAX_NUM_QDMA];
|
|
struct airoha_gdm_port *ports[AIROHA_MAX_NUM_GDM_PORTS];
|
|
|
|
struct net_device *napi_dev;
|
|
@@ -850,16 +854,16 @@ static u32 airoha_rmw(void __iomem *base
|
|
#define airoha_fe_clear(eth, offset, val) \
|
|
airoha_rmw((eth)->fe_regs, (offset), (val), 0)
|
|
|
|
-#define airoha_qdma_rr(eth, offset) \
|
|
- airoha_rr((eth)->qdma_regs, (offset))
|
|
-#define airoha_qdma_wr(eth, offset, val) \
|
|
- airoha_wr((eth)->qdma_regs, (offset), (val))
|
|
-#define airoha_qdma_rmw(eth, offset, mask, val) \
|
|
- airoha_rmw((eth)->qdma_regs, (offset), (mask), (val))
|
|
-#define airoha_qdma_set(eth, offset, val) \
|
|
- airoha_rmw((eth)->qdma_regs, (offset), 0, (val))
|
|
-#define airoha_qdma_clear(eth, offset, val) \
|
|
- airoha_rmw((eth)->qdma_regs, (offset), (val), 0)
|
|
+#define airoha_qdma_rr(qdma, offset) \
|
|
+ airoha_rr((qdma)->regs, (offset))
|
|
+#define airoha_qdma_wr(qdma, offset, val) \
|
|
+ airoha_wr((qdma)->regs, (offset), (val))
|
|
+#define airoha_qdma_rmw(qdma, offset, mask, val) \
|
|
+ airoha_rmw((qdma)->regs, (offset), (mask), (val))
|
|
+#define airoha_qdma_set(qdma, offset, val) \
|
|
+ airoha_rmw((qdma)->regs, (offset), 0, (val))
|
|
+#define airoha_qdma_clear(qdma, offset, val) \
|
|
+ airoha_rmw((qdma)->regs, (offset), (val), 0)
|
|
|
|
static void airoha_qdma_set_irqmask(struct airoha_eth *eth, int index,
|
|
u32 clear, u32 set)
|
|
@@ -873,11 +877,12 @@ static void airoha_qdma_set_irqmask(stru
|
|
|
|
eth->irqmask[index] &= ~clear;
|
|
eth->irqmask[index] |= set;
|
|
- airoha_qdma_wr(eth, REG_INT_ENABLE(index), eth->irqmask[index]);
|
|
+ airoha_qdma_wr(ð->qdma[0], REG_INT_ENABLE(index),
|
|
+ eth->irqmask[index]);
|
|
/* Read irq_enable register in order to guarantee the update above
|
|
* completes in the spinlock critical section.
|
|
*/
|
|
- airoha_qdma_rr(eth, REG_INT_ENABLE(index));
|
|
+ airoha_qdma_rr(ð->qdma[0], REG_INT_ENABLE(index));
|
|
|
|
spin_unlock_irqrestore(ð->irq_lock, flags);
|
|
}
|
|
@@ -1383,6 +1388,7 @@ static int airoha_fe_init(struct airoha_
|
|
static int airoha_qdma_fill_rx_queue(struct airoha_queue *q)
|
|
{
|
|
enum dma_data_direction dir = page_pool_get_dma_dir(q->page_pool);
|
|
+ struct airoha_qdma *qdma = &q->eth->qdma[0];
|
|
struct airoha_eth *eth = q->eth;
|
|
int qid = q - ð->q_rx[0];
|
|
int nframes = 0;
|
|
@@ -1420,7 +1426,8 @@ static int airoha_qdma_fill_rx_queue(str
|
|
WRITE_ONCE(desc->msg2, 0);
|
|
WRITE_ONCE(desc->msg3, 0);
|
|
|
|
- airoha_qdma_rmw(eth, REG_RX_CPU_IDX(qid), RX_RING_CPU_IDX_MASK,
|
|
+ airoha_qdma_rmw(qdma, REG_RX_CPU_IDX(qid),
|
|
+ RX_RING_CPU_IDX_MASK,
|
|
FIELD_PREP(RX_RING_CPU_IDX_MASK, q->head));
|
|
}
|
|
|
|
@@ -1529,7 +1536,8 @@ static int airoha_qdma_rx_napi_poll(stru
|
|
}
|
|
|
|
static int airoha_qdma_init_rx_queue(struct airoha_eth *eth,
|
|
- struct airoha_queue *q, int ndesc)
|
|
+ struct airoha_queue *q,
|
|
+ struct airoha_qdma *qdma, int ndesc)
|
|
{
|
|
const struct page_pool_params pp_params = {
|
|
.order = 0,
|
|
@@ -1569,14 +1577,15 @@ static int airoha_qdma_init_rx_queue(str
|
|
|
|
netif_napi_add(eth->napi_dev, &q->napi, airoha_qdma_rx_napi_poll);
|
|
|
|
- airoha_qdma_wr(eth, REG_RX_RING_BASE(qid), dma_addr);
|
|
- airoha_qdma_rmw(eth, REG_RX_RING_SIZE(qid), RX_RING_SIZE_MASK,
|
|
+ airoha_qdma_wr(qdma, REG_RX_RING_BASE(qid), dma_addr);
|
|
+ airoha_qdma_rmw(qdma, REG_RX_RING_SIZE(qid),
|
|
+ RX_RING_SIZE_MASK,
|
|
FIELD_PREP(RX_RING_SIZE_MASK, ndesc));
|
|
|
|
thr = clamp(ndesc >> 3, 1, 32);
|
|
- airoha_qdma_rmw(eth, REG_RX_RING_SIZE(qid), RX_RING_THR_MASK,
|
|
+ airoha_qdma_rmw(qdma, REG_RX_RING_SIZE(qid), RX_RING_THR_MASK,
|
|
FIELD_PREP(RX_RING_THR_MASK, thr));
|
|
- airoha_qdma_rmw(eth, REG_RX_DMA_IDX(qid), RX_RING_DMA_IDX_MASK,
|
|
+ airoha_qdma_rmw(qdma, REG_RX_DMA_IDX(qid), RX_RING_DMA_IDX_MASK,
|
|
FIELD_PREP(RX_RING_DMA_IDX_MASK, q->head));
|
|
|
|
airoha_qdma_fill_rx_queue(q);
|
|
@@ -1600,7 +1609,8 @@ static void airoha_qdma_cleanup_rx_queue
|
|
}
|
|
}
|
|
|
|
-static int airoha_qdma_init_rx(struct airoha_eth *eth)
|
|
+static int airoha_qdma_init_rx(struct airoha_eth *eth,
|
|
+ struct airoha_qdma *qdma)
|
|
{
|
|
int i;
|
|
|
|
@@ -1613,7 +1623,7 @@ static int airoha_qdma_init_rx(struct ai
|
|
}
|
|
|
|
err = airoha_qdma_init_rx_queue(eth, ð->q_rx[i],
|
|
- RX_DSCP_NUM(i));
|
|
+ qdma, RX_DSCP_NUM(i));
|
|
if (err)
|
|
return err;
|
|
}
|
|
@@ -1624,11 +1634,13 @@ static int airoha_qdma_init_rx(struct ai
|
|
static int airoha_qdma_tx_napi_poll(struct napi_struct *napi, int budget)
|
|
{
|
|
struct airoha_tx_irq_queue *irq_q;
|
|
+ struct airoha_qdma *qdma;
|
|
struct airoha_eth *eth;
|
|
int id, done = 0;
|
|
|
|
irq_q = container_of(napi, struct airoha_tx_irq_queue, napi);
|
|
eth = irq_q->eth;
|
|
+ qdma = ð->qdma[0];
|
|
id = irq_q - ð->q_tx_irq[0];
|
|
|
|
while (irq_q->queued > 0 && done < budget) {
|
|
@@ -1698,9 +1710,9 @@ static int airoha_qdma_tx_napi_poll(stru
|
|
int i, len = done >> 7;
|
|
|
|
for (i = 0; i < len; i++)
|
|
- airoha_qdma_rmw(eth, REG_IRQ_CLEAR_LEN(id),
|
|
+ airoha_qdma_rmw(qdma, REG_IRQ_CLEAR_LEN(id),
|
|
IRQ_CLEAR_LEN_MASK, 0x80);
|
|
- airoha_qdma_rmw(eth, REG_IRQ_CLEAR_LEN(id),
|
|
+ airoha_qdma_rmw(qdma, REG_IRQ_CLEAR_LEN(id),
|
|
IRQ_CLEAR_LEN_MASK, (done & 0x7f));
|
|
}
|
|
|
|
@@ -1712,7 +1724,8 @@ static int airoha_qdma_tx_napi_poll(stru
|
|
}
|
|
|
|
static int airoha_qdma_init_tx_queue(struct airoha_eth *eth,
|
|
- struct airoha_queue *q, int size)
|
|
+ struct airoha_queue *q,
|
|
+ struct airoha_qdma *qdma, int size)
|
|
{
|
|
int i, qid = q - ð->q_tx[0];
|
|
dma_addr_t dma_addr;
|
|
@@ -1739,10 +1752,10 @@ static int airoha_qdma_init_tx_queue(str
|
|
WRITE_ONCE(q->desc[i].ctrl, cpu_to_le32(val));
|
|
}
|
|
|
|
- airoha_qdma_wr(eth, REG_TX_RING_BASE(qid), dma_addr);
|
|
- airoha_qdma_rmw(eth, REG_TX_CPU_IDX(qid), TX_RING_CPU_IDX_MASK,
|
|
+ airoha_qdma_wr(qdma, REG_TX_RING_BASE(qid), dma_addr);
|
|
+ airoha_qdma_rmw(qdma, REG_TX_CPU_IDX(qid), TX_RING_CPU_IDX_MASK,
|
|
FIELD_PREP(TX_RING_CPU_IDX_MASK, q->head));
|
|
- airoha_qdma_rmw(eth, REG_TX_DMA_IDX(qid), TX_RING_DMA_IDX_MASK,
|
|
+ airoha_qdma_rmw(qdma, REG_TX_DMA_IDX(qid), TX_RING_DMA_IDX_MASK,
|
|
FIELD_PREP(TX_RING_DMA_IDX_MASK, q->head));
|
|
|
|
return 0;
|
|
@@ -1750,7 +1763,7 @@ static int airoha_qdma_init_tx_queue(str
|
|
|
|
static int airoha_qdma_tx_irq_init(struct airoha_eth *eth,
|
|
struct airoha_tx_irq_queue *irq_q,
|
|
- int size)
|
|
+ struct airoha_qdma *qdma, int size)
|
|
{
|
|
int id = irq_q - ð->q_tx_irq[0];
|
|
dma_addr_t dma_addr;
|
|
@@ -1766,29 +1779,30 @@ static int airoha_qdma_tx_irq_init(struc
|
|
irq_q->size = size;
|
|
irq_q->eth = eth;
|
|
|
|
- airoha_qdma_wr(eth, REG_TX_IRQ_BASE(id), dma_addr);
|
|
- airoha_qdma_rmw(eth, REG_TX_IRQ_CFG(id), TX_IRQ_DEPTH_MASK,
|
|
+ airoha_qdma_wr(qdma, REG_TX_IRQ_BASE(id), dma_addr);
|
|
+ airoha_qdma_rmw(qdma, REG_TX_IRQ_CFG(id), TX_IRQ_DEPTH_MASK,
|
|
FIELD_PREP(TX_IRQ_DEPTH_MASK, size));
|
|
- airoha_qdma_rmw(eth, REG_TX_IRQ_CFG(id), TX_IRQ_THR_MASK,
|
|
+ airoha_qdma_rmw(qdma, REG_TX_IRQ_CFG(id), TX_IRQ_THR_MASK,
|
|
FIELD_PREP(TX_IRQ_THR_MASK, 1));
|
|
|
|
return 0;
|
|
}
|
|
|
|
-static int airoha_qdma_init_tx(struct airoha_eth *eth)
|
|
+static int airoha_qdma_init_tx(struct airoha_eth *eth,
|
|
+ struct airoha_qdma *qdma)
|
|
{
|
|
int i, err;
|
|
|
|
for (i = 0; i < ARRAY_SIZE(eth->q_tx_irq); i++) {
|
|
err = airoha_qdma_tx_irq_init(eth, ð->q_tx_irq[i],
|
|
- IRQ_QUEUE_LEN(i));
|
|
+ qdma, IRQ_QUEUE_LEN(i));
|
|
if (err)
|
|
return err;
|
|
}
|
|
|
|
for (i = 0; i < ARRAY_SIZE(eth->q_tx); i++) {
|
|
err = airoha_qdma_init_tx_queue(eth, ð->q_tx[i],
|
|
- TX_DSCP_NUM);
|
|
+ qdma, TX_DSCP_NUM);
|
|
if (err)
|
|
return err;
|
|
}
|
|
@@ -1815,7 +1829,8 @@ static void airoha_qdma_cleanup_tx_queue
|
|
spin_unlock_bh(&q->lock);
|
|
}
|
|
|
|
-static int airoha_qdma_init_hfwd_queues(struct airoha_eth *eth)
|
|
+static int airoha_qdma_init_hfwd_queues(struct airoha_eth *eth,
|
|
+ struct airoha_qdma *qdma)
|
|
{
|
|
dma_addr_t dma_addr;
|
|
u32 status;
|
|
@@ -1827,7 +1842,7 @@ static int airoha_qdma_init_hfwd_queues(
|
|
if (!eth->hfwd.desc)
|
|
return -ENOMEM;
|
|
|
|
- airoha_qdma_wr(eth, REG_FWD_DSCP_BASE, dma_addr);
|
|
+ airoha_qdma_wr(qdma, REG_FWD_DSCP_BASE, dma_addr);
|
|
|
|
size = AIROHA_MAX_PACKET_SIZE * HW_DSCP_NUM;
|
|
eth->hfwd.q = dmam_alloc_coherent(eth->dev, size, &dma_addr,
|
|
@@ -1835,14 +1850,14 @@ static int airoha_qdma_init_hfwd_queues(
|
|
if (!eth->hfwd.q)
|
|
return -ENOMEM;
|
|
|
|
- airoha_qdma_wr(eth, REG_FWD_BUF_BASE, dma_addr);
|
|
+ airoha_qdma_wr(qdma, REG_FWD_BUF_BASE, dma_addr);
|
|
|
|
- airoha_qdma_rmw(eth, REG_HW_FWD_DSCP_CFG,
|
|
+ airoha_qdma_rmw(qdma, REG_HW_FWD_DSCP_CFG,
|
|
HW_FWD_DSCP_PAYLOAD_SIZE_MASK,
|
|
FIELD_PREP(HW_FWD_DSCP_PAYLOAD_SIZE_MASK, 0));
|
|
- airoha_qdma_rmw(eth, REG_FWD_DSCP_LOW_THR, FWD_DSCP_LOW_THR_MASK,
|
|
+ airoha_qdma_rmw(qdma, REG_FWD_DSCP_LOW_THR, FWD_DSCP_LOW_THR_MASK,
|
|
FIELD_PREP(FWD_DSCP_LOW_THR_MASK, 128));
|
|
- airoha_qdma_rmw(eth, REG_LMGR_INIT_CFG,
|
|
+ airoha_qdma_rmw(qdma, REG_LMGR_INIT_CFG,
|
|
LMGR_INIT_START | LMGR_SRAM_MODE_MASK |
|
|
HW_FWD_DESC_NUM_MASK,
|
|
FIELD_PREP(HW_FWD_DESC_NUM_MASK, HW_DSCP_NUM) |
|
|
@@ -1850,67 +1865,69 @@ static int airoha_qdma_init_hfwd_queues(
|
|
|
|
return read_poll_timeout(airoha_qdma_rr, status,
|
|
!(status & LMGR_INIT_START), USEC_PER_MSEC,
|
|
- 30 * USEC_PER_MSEC, true, eth,
|
|
+ 30 * USEC_PER_MSEC, true, qdma,
|
|
REG_LMGR_INIT_CFG);
|
|
}
|
|
|
|
-static void airoha_qdma_init_qos(struct airoha_eth *eth)
|
|
+static void airoha_qdma_init_qos(struct airoha_eth *eth,
|
|
+ struct airoha_qdma *qdma)
|
|
{
|
|
- airoha_qdma_clear(eth, REG_TXWRR_MODE_CFG, TWRR_WEIGHT_SCALE_MASK);
|
|
- airoha_qdma_set(eth, REG_TXWRR_MODE_CFG, TWRR_WEIGHT_BASE_MASK);
|
|
+ airoha_qdma_clear(qdma, REG_TXWRR_MODE_CFG, TWRR_WEIGHT_SCALE_MASK);
|
|
+ airoha_qdma_set(qdma, REG_TXWRR_MODE_CFG, TWRR_WEIGHT_BASE_MASK);
|
|
|
|
- airoha_qdma_clear(eth, REG_PSE_BUF_USAGE_CFG,
|
|
+ airoha_qdma_clear(qdma, REG_PSE_BUF_USAGE_CFG,
|
|
PSE_BUF_ESTIMATE_EN_MASK);
|
|
|
|
- airoha_qdma_set(eth, REG_EGRESS_RATE_METER_CFG,
|
|
+ airoha_qdma_set(qdma, REG_EGRESS_RATE_METER_CFG,
|
|
EGRESS_RATE_METER_EN_MASK |
|
|
EGRESS_RATE_METER_EQ_RATE_EN_MASK);
|
|
/* 2047us x 31 = 63.457ms */
|
|
- airoha_qdma_rmw(eth, REG_EGRESS_RATE_METER_CFG,
|
|
+ airoha_qdma_rmw(qdma, REG_EGRESS_RATE_METER_CFG,
|
|
EGRESS_RATE_METER_WINDOW_SZ_MASK,
|
|
FIELD_PREP(EGRESS_RATE_METER_WINDOW_SZ_MASK, 0x1f));
|
|
- airoha_qdma_rmw(eth, REG_EGRESS_RATE_METER_CFG,
|
|
+ airoha_qdma_rmw(qdma, REG_EGRESS_RATE_METER_CFG,
|
|
EGRESS_RATE_METER_TIMESLICE_MASK,
|
|
FIELD_PREP(EGRESS_RATE_METER_TIMESLICE_MASK, 0x7ff));
|
|
|
|
/* ratelimit init */
|
|
- airoha_qdma_set(eth, REG_GLB_TRTCM_CFG, GLB_TRTCM_EN_MASK);
|
|
+ airoha_qdma_set(qdma, REG_GLB_TRTCM_CFG, GLB_TRTCM_EN_MASK);
|
|
/* fast-tick 25us */
|
|
- airoha_qdma_rmw(eth, REG_GLB_TRTCM_CFG, GLB_FAST_TICK_MASK,
|
|
+ airoha_qdma_rmw(qdma, REG_GLB_TRTCM_CFG, GLB_FAST_TICK_MASK,
|
|
FIELD_PREP(GLB_FAST_TICK_MASK, 25));
|
|
- airoha_qdma_rmw(eth, REG_GLB_TRTCM_CFG, GLB_SLOW_TICK_RATIO_MASK,
|
|
+ airoha_qdma_rmw(qdma, REG_GLB_TRTCM_CFG, GLB_SLOW_TICK_RATIO_MASK,
|
|
FIELD_PREP(GLB_SLOW_TICK_RATIO_MASK, 40));
|
|
|
|
- airoha_qdma_set(eth, REG_EGRESS_TRTCM_CFG, EGRESS_TRTCM_EN_MASK);
|
|
- airoha_qdma_rmw(eth, REG_EGRESS_TRTCM_CFG, EGRESS_FAST_TICK_MASK,
|
|
+ airoha_qdma_set(qdma, REG_EGRESS_TRTCM_CFG, EGRESS_TRTCM_EN_MASK);
|
|
+ airoha_qdma_rmw(qdma, REG_EGRESS_TRTCM_CFG, EGRESS_FAST_TICK_MASK,
|
|
FIELD_PREP(EGRESS_FAST_TICK_MASK, 25));
|
|
- airoha_qdma_rmw(eth, REG_EGRESS_TRTCM_CFG,
|
|
+ airoha_qdma_rmw(qdma, REG_EGRESS_TRTCM_CFG,
|
|
EGRESS_SLOW_TICK_RATIO_MASK,
|
|
FIELD_PREP(EGRESS_SLOW_TICK_RATIO_MASK, 40));
|
|
|
|
- airoha_qdma_set(eth, REG_INGRESS_TRTCM_CFG, INGRESS_TRTCM_EN_MASK);
|
|
- airoha_qdma_clear(eth, REG_INGRESS_TRTCM_CFG,
|
|
+ airoha_qdma_set(qdma, REG_INGRESS_TRTCM_CFG, INGRESS_TRTCM_EN_MASK);
|
|
+ airoha_qdma_clear(qdma, REG_INGRESS_TRTCM_CFG,
|
|
INGRESS_TRTCM_MODE_MASK);
|
|
- airoha_qdma_rmw(eth, REG_INGRESS_TRTCM_CFG, INGRESS_FAST_TICK_MASK,
|
|
+ airoha_qdma_rmw(qdma, REG_INGRESS_TRTCM_CFG, INGRESS_FAST_TICK_MASK,
|
|
FIELD_PREP(INGRESS_FAST_TICK_MASK, 125));
|
|
- airoha_qdma_rmw(eth, REG_INGRESS_TRTCM_CFG,
|
|
+ airoha_qdma_rmw(qdma, REG_INGRESS_TRTCM_CFG,
|
|
INGRESS_SLOW_TICK_RATIO_MASK,
|
|
FIELD_PREP(INGRESS_SLOW_TICK_RATIO_MASK, 8));
|
|
|
|
- airoha_qdma_set(eth, REG_SLA_TRTCM_CFG, SLA_TRTCM_EN_MASK);
|
|
- airoha_qdma_rmw(eth, REG_SLA_TRTCM_CFG, SLA_FAST_TICK_MASK,
|
|
+ airoha_qdma_set(qdma, REG_SLA_TRTCM_CFG, SLA_TRTCM_EN_MASK);
|
|
+ airoha_qdma_rmw(qdma, REG_SLA_TRTCM_CFG, SLA_FAST_TICK_MASK,
|
|
FIELD_PREP(SLA_FAST_TICK_MASK, 25));
|
|
- airoha_qdma_rmw(eth, REG_SLA_TRTCM_CFG, SLA_SLOW_TICK_RATIO_MASK,
|
|
+ airoha_qdma_rmw(qdma, REG_SLA_TRTCM_CFG, SLA_SLOW_TICK_RATIO_MASK,
|
|
FIELD_PREP(SLA_SLOW_TICK_RATIO_MASK, 40));
|
|
}
|
|
|
|
-static int airoha_qdma_hw_init(struct airoha_eth *eth)
|
|
+static int airoha_qdma_hw_init(struct airoha_eth *eth,
|
|
+ struct airoha_qdma *qdma)
|
|
{
|
|
int i;
|
|
|
|
/* clear pending irqs */
|
|
for (i = 0; i < ARRAY_SIZE(eth->irqmask); i++)
|
|
- airoha_qdma_wr(eth, REG_INT_STATUS(i), 0xffffffff);
|
|
+ airoha_qdma_wr(qdma, REG_INT_STATUS(i), 0xffffffff);
|
|
|
|
/* setup irqs */
|
|
airoha_qdma_irq_enable(eth, QDMA_INT_REG_IDX0, INT_IDX0_MASK);
|
|
@@ -1923,14 +1940,14 @@ static int airoha_qdma_hw_init(struct ai
|
|
continue;
|
|
|
|
if (TX_RING_IRQ_BLOCKING_MAP_MASK & BIT(i))
|
|
- airoha_qdma_set(eth, REG_TX_RING_BLOCKING(i),
|
|
+ airoha_qdma_set(qdma, REG_TX_RING_BLOCKING(i),
|
|
TX_RING_IRQ_BLOCKING_CFG_MASK);
|
|
else
|
|
- airoha_qdma_clear(eth, REG_TX_RING_BLOCKING(i),
|
|
+ airoha_qdma_clear(qdma, REG_TX_RING_BLOCKING(i),
|
|
TX_RING_IRQ_BLOCKING_CFG_MASK);
|
|
}
|
|
|
|
- airoha_qdma_wr(eth, REG_QDMA_GLOBAL_CFG,
|
|
+ airoha_qdma_wr(qdma, REG_QDMA_GLOBAL_CFG,
|
|
GLOBAL_CFG_RX_2B_OFFSET_MASK |
|
|
FIELD_PREP(GLOBAL_CFG_DMA_PREFERENCE_MASK, 3) |
|
|
GLOBAL_CFG_CPU_TXR_RR_MASK |
|
|
@@ -1941,18 +1958,18 @@ static int airoha_qdma_hw_init(struct ai
|
|
GLOBAL_CFG_TX_WB_DONE_MASK |
|
|
FIELD_PREP(GLOBAL_CFG_MAX_ISSUE_NUM_MASK, 2));
|
|
|
|
- airoha_qdma_init_qos(eth);
|
|
+ airoha_qdma_init_qos(eth, qdma);
|
|
|
|
/* disable qdma rx delay interrupt */
|
|
for (i = 0; i < ARRAY_SIZE(eth->q_rx); i++) {
|
|
if (!eth->q_rx[i].ndesc)
|
|
continue;
|
|
|
|
- airoha_qdma_clear(eth, REG_RX_DELAY_INT_IDX(i),
|
|
+ airoha_qdma_clear(qdma, REG_RX_DELAY_INT_IDX(i),
|
|
RX_DELAY_INT_MASK);
|
|
}
|
|
|
|
- airoha_qdma_set(eth, REG_TXQ_CNGST_CFG,
|
|
+ airoha_qdma_set(qdma, REG_TXQ_CNGST_CFG,
|
|
TXQ_CNGST_DROP_EN | TXQ_CNGST_DEI_DROP_EN);
|
|
|
|
return 0;
|
|
@@ -1962,12 +1979,14 @@ static irqreturn_t airoha_irq_handler(in
|
|
{
|
|
struct airoha_eth *eth = dev_instance;
|
|
u32 intr[ARRAY_SIZE(eth->irqmask)];
|
|
+ struct airoha_qdma *qdma;
|
|
int i;
|
|
|
|
+ qdma = ð->qdma[0];
|
|
for (i = 0; i < ARRAY_SIZE(eth->irqmask); i++) {
|
|
- intr[i] = airoha_qdma_rr(eth, REG_INT_STATUS(i));
|
|
+ intr[i] = airoha_qdma_rr(qdma, REG_INT_STATUS(i));
|
|
intr[i] &= eth->irqmask[i];
|
|
- airoha_qdma_wr(eth, REG_INT_STATUS(i), intr[i]);
|
|
+ airoha_qdma_wr(qdma, REG_INT_STATUS(i), intr[i]);
|
|
}
|
|
|
|
if (!test_bit(DEV_STATE_INITIALIZED, ð->state))
|
|
@@ -1997,7 +2016,7 @@ static irqreturn_t airoha_irq_handler(in
|
|
airoha_qdma_irq_disable(eth, QDMA_INT_REG_IDX0,
|
|
TX_DONE_INT_MASK(i));
|
|
|
|
- status = airoha_qdma_rr(eth, REG_IRQ_STATUS(i));
|
|
+ status = airoha_qdma_rr(qdma, REG_IRQ_STATUS(i));
|
|
head = FIELD_GET(IRQ_HEAD_IDX_MASK, status);
|
|
irq_q->head = head % irq_q->size;
|
|
irq_q->queued = FIELD_GET(IRQ_ENTRY_LEN_MASK, status);
|
|
@@ -2011,6 +2030,7 @@ static irqreturn_t airoha_irq_handler(in
|
|
|
|
static int airoha_qdma_init(struct airoha_eth *eth)
|
|
{
|
|
+ struct airoha_qdma *qdma = ð->qdma[0];
|
|
int err;
|
|
|
|
err = devm_request_irq(eth->dev, eth->irq, airoha_irq_handler,
|
|
@@ -2018,19 +2038,19 @@ static int airoha_qdma_init(struct airoh
|
|
if (err)
|
|
return err;
|
|
|
|
- err = airoha_qdma_init_rx(eth);
|
|
+ err = airoha_qdma_init_rx(eth, qdma);
|
|
if (err)
|
|
return err;
|
|
|
|
- err = airoha_qdma_init_tx(eth);
|
|
+ err = airoha_qdma_init_tx(eth, qdma);
|
|
if (err)
|
|
return err;
|
|
|
|
- err = airoha_qdma_init_hfwd_queues(eth);
|
|
+ err = airoha_qdma_init_hfwd_queues(eth, qdma);
|
|
if (err)
|
|
return err;
|
|
|
|
- err = airoha_qdma_hw_init(eth);
|
|
+ err = airoha_qdma_hw_init(eth, qdma);
|
|
if (err)
|
|
return err;
|
|
|
|
@@ -2263,8 +2283,9 @@ static int airoha_dev_open(struct net_de
|
|
airoha_fe_clear(eth, REG_GDM_INGRESS_CFG(port->id),
|
|
GDM_STAG_EN_MASK);
|
|
|
|
- airoha_qdma_set(eth, REG_QDMA_GLOBAL_CFG, GLOBAL_CFG_TX_DMA_EN_MASK);
|
|
- airoha_qdma_set(eth, REG_QDMA_GLOBAL_CFG, GLOBAL_CFG_RX_DMA_EN_MASK);
|
|
+ airoha_qdma_set(ð->qdma[0], REG_QDMA_GLOBAL_CFG,
|
|
+ GLOBAL_CFG_TX_DMA_EN_MASK |
|
|
+ GLOBAL_CFG_RX_DMA_EN_MASK);
|
|
|
|
return 0;
|
|
}
|
|
@@ -2280,8 +2301,9 @@ static int airoha_dev_stop(struct net_de
|
|
if (err)
|
|
return err;
|
|
|
|
- airoha_qdma_clear(eth, REG_QDMA_GLOBAL_CFG, GLOBAL_CFG_TX_DMA_EN_MASK);
|
|
- airoha_qdma_clear(eth, REG_QDMA_GLOBAL_CFG, GLOBAL_CFG_RX_DMA_EN_MASK);
|
|
+ airoha_qdma_clear(ð->qdma[0], REG_QDMA_GLOBAL_CFG,
|
|
+ GLOBAL_CFG_TX_DMA_EN_MASK |
|
|
+ GLOBAL_CFG_RX_DMA_EN_MASK);
|
|
|
|
return 0;
|
|
}
|
|
@@ -2341,6 +2363,7 @@ static netdev_tx_t airoha_dev_xmit(struc
|
|
struct airoha_eth *eth = port->eth;
|
|
u32 nr_frags = 1 + sinfo->nr_frags;
|
|
struct netdev_queue *txq;
|
|
+ struct airoha_qdma *qdma;
|
|
struct airoha_queue *q;
|
|
void *data = skb->data;
|
|
u16 index;
|
|
@@ -2368,6 +2391,7 @@ static netdev_tx_t airoha_dev_xmit(struc
|
|
msg1 = FIELD_PREP(QDMA_ETH_TXMSG_FPORT_MASK, fport) |
|
|
FIELD_PREP(QDMA_ETH_TXMSG_METER_MASK, 0x7f);
|
|
|
|
+ qdma = ð->qdma[0];
|
|
q = ð->q_tx[qid];
|
|
if (WARN_ON_ONCE(!q->ndesc))
|
|
goto error;
|
|
@@ -2412,7 +2436,8 @@ static netdev_tx_t airoha_dev_xmit(struc
|
|
e->dma_addr = addr;
|
|
e->dma_len = len;
|
|
|
|
- airoha_qdma_rmw(eth, REG_TX_CPU_IDX(qid), TX_RING_CPU_IDX_MASK,
|
|
+ airoha_qdma_rmw(qdma, REG_TX_CPU_IDX(qid),
|
|
+ TX_RING_CPU_IDX_MASK,
|
|
FIELD_PREP(TX_RING_CPU_IDX_MASK, index));
|
|
|
|
data = skb_frag_address(frag);
|
|
@@ -2614,9 +2639,11 @@ static int airoha_probe(struct platform_
|
|
return dev_err_probe(eth->dev, PTR_ERR(eth->fe_regs),
|
|
"failed to iomap fe regs\n");
|
|
|
|
- eth->qdma_regs = devm_platform_ioremap_resource_byname(pdev, "qdma0");
|
|
- if (IS_ERR(eth->qdma_regs))
|
|
- return dev_err_probe(eth->dev, PTR_ERR(eth->qdma_regs),
|
|
+ eth->qdma[0].regs = devm_platform_ioremap_resource_byname(pdev,
|
|
+ "qdma0");
|
|
+ if (IS_ERR(eth->qdma[0].regs))
|
|
+ return dev_err_probe(eth->dev,
|
|
+ PTR_ERR(eth->qdma[0].regs),
|
|
"failed to iomap qdma regs\n");
|
|
|
|
eth->rsts[0].id = "fe";
|