Changes in 4.9.203 ax88172a: fix information leak on short answers slip: Fix memory leak in slip_open error path ALSA: usb-audio: Fix missing error check at mixer resolution test ALSA: usb-audio: not submit urb for stopped endpoint Input: ff-memless - kill timer in destroy() Input: synaptics-rmi4 - fix video buffer size Input: synaptics-rmi4 - clear IRQ enables for F54 Input: synaptics-rmi4 - destroy F54 poller workqueue when removing IB/hfi1: Ensure full Gen3 speed in a Gen4 system ecryptfs_lookup_interpose(): lower_dentry->d_inode is not stable ecryptfs_lookup_interpose(): lower_dentry->d_parent is not stable either iommu/vt-d: Fix QI_DEV_IOTLB_PFSID and QI_DEV_EIOTLB_PFSID macros mm: memcg: switch to css_tryget() in get_mem_cgroup_from_mm() mm: hugetlb: switch to css_tryget() in hugetlb_cgroup_charge_cgroup() mmc: sdhci-of-at91: fix quirk2 overwrite ath10k: fix kernel panic by moving pci flush after napi_disable iio: dac: mcp4922: fix error handling in mcp4922_write_raw ALSA: pcm: signedness bug in snd_pcm_plug_alloc() arm64: dts: tegra210-p2180: Correct sdmmc4 vqmmc-supply ARM: dts: at91/trivial: Fix USART1 definition for at91sam9g45 cfg80211: Avoid regulatory restore when COUNTRY_IE_IGNORE is set ALSA: seq: Do error checks at creating system ports ath9k: fix tx99 with monitor mode interface gfs2: Don't set GFS2_RDF_UPTODATE when the lvb is updated ASoC: dpcm: Properly initialise hw->rate_max MIPS: BCM47XX: Enable USB power on Netgear WNDR3400v3 ARM: dts: exynos: Fix sound in Snow-rev5 Chromebook ARM: dts: exynos: Fix regulators configuration on Peach Pi/Pit Chromebooks i40e: use correct length for strncpy i40e: hold the rtnl lock on clearing interrupt scheme i40e: Prevent deleting MAC address from VF when set by PF IB/rxe: fixes for rdma read retry iwlwifi: mvm: avoid sending too many BARs ARM: dts: pxa: fix power i2c base address rtl8187: Fix warning generated when strncpy() destination length matches the sixe argument net: lan78xx: Bail out if lan78xx_get_endpoints fails ASoC: sgtl5000: avoid division by zero if lo_vag is zero ARM: dts: exynos: Disable pull control for S5M8767 PMIC ath10k: wmi: disable softirq's while calling ieee80211_rx mips: txx9: fix iounmap related issue ASoC: Intel: hdac_hdmi: Limit sampling rates at dai creation of: make PowerMac cache node search conditional on CONFIG_PPC_PMAC ARM: dts: omap3-gta04: give spi_lcd node a label so that we can overwrite in other DTS files ARM: dts: omap3-gta04: fixes for tvout / venc ARM: dts: omap3-gta04: tvout: enable as display1 alias ARM: dts: omap3-gta04: fix touchscreen tsc2007 ARM: dts: omap3-gta04: make NAND partitions compatible with recent U-Boot ARM: dts: omap3-gta04: keep vpll2 always on dmaengine: dma-jz4780: Don't depend on MACH_JZ4780 dmaengine: dma-jz4780: Further residue status fix ath9k: add back support for using active monitor interfaces for tx99 signal: Always ignore SIGKILL and SIGSTOP sent to the global init signal: Properly deliver SIGILL from uprobes signal: Properly deliver SIGSEGV from x86 uprobes f2fs: fix memory leak of percpu counter in fill_super() scsi: sym53c8xx: fix NULL pointer dereference panic in sym_int_sir() ARM: imx6: register pm_power_off handler if "fsl,pmic-stby-poweroff" is set scsi: pm80xx: Corrected dma_unmap_sg() parameter scsi: pm80xx: Fixed system hang issue during kexec boot kprobes: Don't call BUG_ON() if there is a kprobe in use on free list nvmem: core: return error code instead of NULL from nvmem_device_get media: fix: media: pci: meye: validate offset to avoid arbitrary access media: dvb: fix compat ioctl translation ALSA: intel8x0m: Register irq handler after register initializations pinctrl: at91-pio4: fix has_config check in atmel_pctl_dt_subnode_to_map() llc: avoid blocking in llc_sap_close() ARM: dts: qcom: ipq4019: fix cpu0's qcom,saw2 reg value powerpc/vdso: Correct call frame information ARM: dts: socfpga: Fix I2C bus unit-address error pinctrl: at91: don't use the same irqchip with multiple gpiochips cxgb4: Fix endianness issue in t4_fwcache() power: supply: ab8500_fg: silence uninitialized variable warnings power: reset: at91-poweroff: do not procede if at91_shdwc is allocated power: supply: max8998-charger: Fix platform data retrieval component: fix loop condition to call unbind() if bind() fails kernfs: Fix range checks in kernfs_get_target_path ip_gre: fix parsing gre header in ipgre_err ARM: dts: rockchip: Fix erroneous SPI bus dtc warnings on rk3036 ath9k: Fix a locking bug in ath9k_add_interface() s390/qeth: invoke softirqs after napi_schedule() PCI/ACPI: Correct error message for ASPM disabling serial: mxs-auart: Fix potential infinite loop powerpc/iommu: Avoid derefence before pointer check powerpc/64s/hash: Fix stab_rr off by one initialization powerpc/pseries: Disable CPU hotplug across migrations RDMA/i40iw: Fix incorrect iterator type libfdt: Ensure INT_MAX is defined in libfdt_env.h power: supply: twl4030_charger: fix charging current out-of-bounds power: supply: twl4030_charger: disable eoc interrupt on linear charge net: toshiba: fix return type of ndo_start_xmit function net: xilinx: fix return type of ndo_start_xmit function net: broadcom: fix return type of ndo_start_xmit function net: amd: fix return type of ndo_start_xmit function usb: chipidea: imx: enable OTG overcurrent in case USB subsystem is already started usb: chipidea: Fix otg event handler mlxsw: spectrum: Init shaper for TCs 8..15 ARM: dts: am335x-evm: fix number of cpsw f2fs: fix to recover inode's uid/gid during POR ARM: dts: ux500: Correct SCU unit address ARM: dts: ux500: Fix LCDA clock line muxing ARM: dts: ste: Fix SPI controller node names spi: pic32: Use proper enum in dmaengine_prep_slave_rg cpufeature: avoid warning when compiling with clang ARM: dts: marvell: Fix SPI and I2C bus warnings bnx2x: Ignore bandwidth attention in single function mode net: micrel: fix return type of ndo_start_xmit function x86/CPU: Use correct macros for Cyrix calls MIPS: kexec: Relax memory restriction media: pci: ivtv: Fix a sleep-in-atomic-context bug in ivtv_yuv_init() media: au0828: Fix incorrect error messages media: davinci: Fix implicit enum conversion warning usb: gadget: uvc: configfs: Drop leaked references to config items usb: gadget: uvc: configfs: Prevent format changes after linking header phy: phy-twl4030-usb: fix denied runtime access usb: gadget: uvc: Factor out video USB request queueing usb: gadget: uvc: Only halt video streaming endpoint in bulk mode coresight: Fix handling of sinks coresight: etm4x: Configure EL2 exception level when kernel is running in HYP coresight: tmc: Fix byte-address alignment for RRP misc: kgdbts: Fix restrict error misc: genwqe: should return proper error value. vfio/pci: Fix potential memory leak in vfio_msi_cap_len vfio/pci: Mask buggy SR-IOV VF INTx support scsi: libsas: always unregister the old device if going to discover new ARM: dts: tegra30: fix xcvr-setup-use-fuses ARM: tegra: apalis_t30: fix mmc1 cmd pull-up ARM: dts: paz00: fix wakeup gpio keycode net: smsc: fix return type of ndo_start_xmit function EDAC: Raise the maximum number of memory controllers ARM: dts: realview: Fix SPI controller node names Bluetooth: L2CAP: Detect if remote is not able to use the whole MPS crypto: s5p-sss: Fix Fix argument list alignment crypto: fix a memory leak in rsa-kcs1pad's encryption mode scsi: NCR5380: Clear all unissued commands on host reset scsi: NCR5380: Use DRIVER_SENSE to indicate valid sense data scsi: NCR5380: Check for invalid reselection target scsi: NCR5380: Don't clear busy flag when abort fails scsi: NCR5380: Don't call dsprintk() following reselection interrupt scsi: NCR5380: Handle BUS FREE during reselection arm64: dts: amd: Fix SPI bus warnings arm64: dts: lg: Fix SPI controller node names ARM: dts: lpc32xx: Fix SPI controller node names usb: xhci-mtk: fix ISOC error when interval is zero fuse: use READ_ONCE on congestion_threshold and max_background IB/iser: Fix possible NULL deref at iser_inv_desc() memfd: Use radix_tree_deref_slot_protected to avoid the warning. slcan: Fix memory leak in error path net: cdc_ncm: Signedness bug in cdc_ncm_set_dgram_size() x86/atomic: Fix smp_mb__{before,after}_atomic() kprobes/x86: Prohibit probing on exception masking instructions uprobes/x86: Prohibit probing on MOV SS instruction fbdev: Ditch fb_edid_add_monspecs block: introduce blk_rq_is_passthrough libata: have ata_scsi_rw_xlat() fail invalid passthrough requests net: ovs: fix return type of ndo_start_xmit function net: xen-netback: fix return type of ndo_start_xmit function ARM: dts: omap5: enable OTG role for DWC3 controller f2fs: return correct errno in f2fs_gc SUNRPC: Fix priority queue fairness kvm: arm/arm64: Fix stage2_flush_memslot for 4 level page table arm64/numa: Report correct memblock range for the dummy node ath10k: fix vdev-start timeout on error ata: ahci_brcm: Allow using driver or DSL SoCs ath9k: fix reporting calculated new FFT upper max usb: gadget: udc: fotg210-udc: Fix a sleep-in-atomic-context bug in fotg210_get_status() nl80211: Fix a GET_KEY reply attribute dmaengine: ep93xx: Return proper enum in ep93xx_dma_chan_direction dmaengine: timb_dma: Use proper enum in td_prep_slave_sg mei: samples: fix a signedness bug in amt_host_if_call() cxgb4: Use proper enum in cxgb4_dcb_handle_fw_update cxgb4: Use proper enum in IEEE_FAUX_SYNC powerpc/pseries: Fix DTL buffer registration powerpc/pseries: Fix how we iterate over the DTL entries mtd: rawnand: sh_flctl: Use proper enum for flctl_dma_fifo0_transfer ixgbe: Fix crash with VFs and flow director on interface flap IB/mthca: Fix error return code in __mthca_init_one() IB/mlx4: Avoid implicit enumerated type conversion ACPICA: Never run _REG on system_memory and system_IO ata: ep93xx: Use proper enums for directions media: pxa_camera: Fix check for pdev->dev.of_node ALSA: hda/sigmatel - Disable automute for Elo VuPoint KVM: PPC: Book3S PR: Exiting split hack mode needs to fixup both PC and LR USB: serial: cypress_m8: fix interrupt-out transfer length mtd: physmap_of: Release resources on error cpu/SMT: State SMT is disabled even with nosmt and without "=force" brcmfmac: reduce timeout for action frame scan brcmfmac: fix full timeout waiting for action frame on-channel tx clk: samsung: Use clk_hw API for calling clk framework from clk notifiers i2c: brcmstb: Allow enabling the driver on DSL SoCs NFSv4.x: fix lock recovery during delegation recall dmaengine: ioat: fix prototype of ioat_enumerate_channels Input: st1232 - set INPUT_PROP_DIRECT property Input: silead - try firmware reload after unsuccessful resume x86/olpc: Fix build error with CONFIG_MFD_CS5535=m crypto: mxs-dcp - Fix SHA null hashes and output length crypto: mxs-dcp - Fix AES issues ACPI / SBS: Fix rare oops when removing modules iwlwifi: mvm: don't send keys when entering D3 fbdev: sbuslib: use checked version of put_user() fbdev: sbuslib: integer overflow in sbusfb_ioctl_helper() reset: Fix potential use-after-free in __of_reset_control_get() bcache: recal cached_dev_sectors on detach s390/kasan: avoid vdso instrumentation proc/vmcore: Fix i386 build error of missing copy_oldmem_page_encrypted() backlight: lm3639: Unconditionally call led_classdev_unregister mfd: ti_am335x_tscadc: Keep ADC interface on if child is wakeup capable printk: Give error on attempt to set log buffer length to over 2G media: isif: fix a NULL pointer dereference bug GFS2: Flush the GFS2 delete workqueue before stopping the kernel threads media: cx231xx: fix potential sign-extension overflow on large shift x86/kexec: Correct KEXEC_BACKUP_SRC_END off-by-one error gpio: syscon: Fix possible NULL ptr usage spi: spidev: Fix OF tree warning logic ARM: 8802/1: Call syscall_trace_exit even when system call skipped orangefs: rate limit the client not running info message hwmon: (pwm-fan) Silence error on probe deferral hwmon: (ina3221) Fix INA3221_CONFIG_MODE macros misc: cxl: Fix possible null pointer dereference mac80211: minstrel: fix CCK rate group streams value spi: rockchip: initialize dma_slave_config properly ARM: dts: omap5: Fix dual-role mode on Super-Speed port arm64: uaccess: Ensure PAN is re-enabled after unhandled uaccess fault Linux 4.9.203 Signed-off-by: Greg Kroah-Hartman <gregkh@google.com>
899 lines
22 KiB
C
899 lines
22 KiB
C
/*
|
|
* Copyright (c) 2016 Qualcomm Atheros, Inc. All rights reserved.
|
|
* Copyright (c) 2015 The Linux Foundation. All rights reserved.
|
|
*
|
|
* Permission to use, copy, modify, and/or distribute this software for any
|
|
* purpose with or without fee is hereby granted, provided that the above
|
|
* copyright notice and this permission notice appear in all copies.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
|
|
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
|
|
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
|
|
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
|
|
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
|
|
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
|
|
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
|
|
*/
|
|
#include <linux/module.h>
|
|
#include <linux/of.h>
|
|
#include <linux/of_device.h>
|
|
#include <linux/clk.h>
|
|
#include <linux/reset.h>
|
|
#include "core.h"
|
|
#include "debug.h"
|
|
#include "pci.h"
|
|
#include "ahb.h"
|
|
|
|
static const struct of_device_id ath10k_ahb_of_match[] = {
|
|
{ .compatible = "qcom,ipq4019-wifi",
|
|
.data = (void *)ATH10K_HW_QCA4019
|
|
},
|
|
{ }
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, ath10k_ahb_of_match);
|
|
|
|
#define QCA4019_SRAM_ADDR 0x000C0000
|
|
#define QCA4019_SRAM_LEN 0x00040000 /* 256 kb */
|
|
|
|
static inline struct ath10k_ahb *ath10k_ahb_priv(struct ath10k *ar)
|
|
{
|
|
return &((struct ath10k_pci *)ar->drv_priv)->ahb[0];
|
|
}
|
|
|
|
static void ath10k_ahb_write32(struct ath10k *ar, u32 offset, u32 value)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
|
|
iowrite32(value, ar_ahb->mem + offset);
|
|
}
|
|
|
|
static u32 ath10k_ahb_read32(struct ath10k *ar, u32 offset)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
|
|
return ioread32(ar_ahb->mem + offset);
|
|
}
|
|
|
|
static u32 ath10k_ahb_gcc_read32(struct ath10k *ar, u32 offset)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
|
|
return ioread32(ar_ahb->gcc_mem + offset);
|
|
}
|
|
|
|
static void ath10k_ahb_tcsr_write32(struct ath10k *ar, u32 offset, u32 value)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
|
|
iowrite32(value, ar_ahb->tcsr_mem + offset);
|
|
}
|
|
|
|
static u32 ath10k_ahb_tcsr_read32(struct ath10k *ar, u32 offset)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
|
|
return ioread32(ar_ahb->tcsr_mem + offset);
|
|
}
|
|
|
|
static u32 ath10k_ahb_soc_read32(struct ath10k *ar, u32 addr)
|
|
{
|
|
return ath10k_ahb_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
|
|
}
|
|
|
|
static int ath10k_ahb_get_num_banks(struct ath10k *ar)
|
|
{
|
|
if (ar->hw_rev == ATH10K_HW_QCA4019)
|
|
return 1;
|
|
|
|
ath10k_warn(ar, "unknown number of banks, assuming 1\n");
|
|
return 1;
|
|
}
|
|
|
|
static int ath10k_ahb_clock_init(struct ath10k *ar)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
struct device *dev;
|
|
|
|
dev = &ar_ahb->pdev->dev;
|
|
|
|
ar_ahb->cmd_clk = devm_clk_get(dev, "wifi_wcss_cmd");
|
|
if (IS_ERR_OR_NULL(ar_ahb->cmd_clk)) {
|
|
ath10k_err(ar, "failed to get cmd clk: %ld\n",
|
|
PTR_ERR(ar_ahb->cmd_clk));
|
|
return ar_ahb->cmd_clk ? PTR_ERR(ar_ahb->cmd_clk) : -ENODEV;
|
|
}
|
|
|
|
ar_ahb->ref_clk = devm_clk_get(dev, "wifi_wcss_ref");
|
|
if (IS_ERR_OR_NULL(ar_ahb->ref_clk)) {
|
|
ath10k_err(ar, "failed to get ref clk: %ld\n",
|
|
PTR_ERR(ar_ahb->ref_clk));
|
|
return ar_ahb->ref_clk ? PTR_ERR(ar_ahb->ref_clk) : -ENODEV;
|
|
}
|
|
|
|
ar_ahb->rtc_clk = devm_clk_get(dev, "wifi_wcss_rtc");
|
|
if (IS_ERR_OR_NULL(ar_ahb->rtc_clk)) {
|
|
ath10k_err(ar, "failed to get rtc clk: %ld\n",
|
|
PTR_ERR(ar_ahb->rtc_clk));
|
|
return ar_ahb->rtc_clk ? PTR_ERR(ar_ahb->rtc_clk) : -ENODEV;
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void ath10k_ahb_clock_deinit(struct ath10k *ar)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
|
|
ar_ahb->cmd_clk = NULL;
|
|
ar_ahb->ref_clk = NULL;
|
|
ar_ahb->rtc_clk = NULL;
|
|
}
|
|
|
|
static int ath10k_ahb_clock_enable(struct ath10k *ar)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
struct device *dev;
|
|
int ret;
|
|
|
|
dev = &ar_ahb->pdev->dev;
|
|
|
|
if (IS_ERR_OR_NULL(ar_ahb->cmd_clk) ||
|
|
IS_ERR_OR_NULL(ar_ahb->ref_clk) ||
|
|
IS_ERR_OR_NULL(ar_ahb->rtc_clk)) {
|
|
ath10k_err(ar, "clock(s) is/are not initialized\n");
|
|
ret = -EIO;
|
|
goto out;
|
|
}
|
|
|
|
ret = clk_prepare_enable(ar_ahb->cmd_clk);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to enable cmd clk: %d\n", ret);
|
|
goto out;
|
|
}
|
|
|
|
ret = clk_prepare_enable(ar_ahb->ref_clk);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to enable ref clk: %d\n", ret);
|
|
goto err_cmd_clk_disable;
|
|
}
|
|
|
|
ret = clk_prepare_enable(ar_ahb->rtc_clk);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to enable rtc clk: %d\n", ret);
|
|
goto err_ref_clk_disable;
|
|
}
|
|
|
|
return 0;
|
|
|
|
err_ref_clk_disable:
|
|
clk_disable_unprepare(ar_ahb->ref_clk);
|
|
|
|
err_cmd_clk_disable:
|
|
clk_disable_unprepare(ar_ahb->cmd_clk);
|
|
|
|
out:
|
|
return ret;
|
|
}
|
|
|
|
static void ath10k_ahb_clock_disable(struct ath10k *ar)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
|
|
if (!IS_ERR_OR_NULL(ar_ahb->cmd_clk))
|
|
clk_disable_unprepare(ar_ahb->cmd_clk);
|
|
|
|
if (!IS_ERR_OR_NULL(ar_ahb->ref_clk))
|
|
clk_disable_unprepare(ar_ahb->ref_clk);
|
|
|
|
if (!IS_ERR_OR_NULL(ar_ahb->rtc_clk))
|
|
clk_disable_unprepare(ar_ahb->rtc_clk);
|
|
}
|
|
|
|
static int ath10k_ahb_rst_ctrl_init(struct ath10k *ar)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
struct device *dev;
|
|
|
|
dev = &ar_ahb->pdev->dev;
|
|
|
|
ar_ahb->core_cold_rst = devm_reset_control_get(dev, "wifi_core_cold");
|
|
if (IS_ERR(ar_ahb->core_cold_rst)) {
|
|
ath10k_err(ar, "failed to get core cold rst ctrl: %ld\n",
|
|
PTR_ERR(ar_ahb->core_cold_rst));
|
|
return PTR_ERR(ar_ahb->core_cold_rst);
|
|
}
|
|
|
|
ar_ahb->radio_cold_rst = devm_reset_control_get(dev, "wifi_radio_cold");
|
|
if (IS_ERR(ar_ahb->radio_cold_rst)) {
|
|
ath10k_err(ar, "failed to get radio cold rst ctrl: %ld\n",
|
|
PTR_ERR(ar_ahb->radio_cold_rst));
|
|
return PTR_ERR(ar_ahb->radio_cold_rst);
|
|
}
|
|
|
|
ar_ahb->radio_warm_rst = devm_reset_control_get(dev, "wifi_radio_warm");
|
|
if (IS_ERR(ar_ahb->radio_warm_rst)) {
|
|
ath10k_err(ar, "failed to get radio warm rst ctrl: %ld\n",
|
|
PTR_ERR(ar_ahb->radio_warm_rst));
|
|
return PTR_ERR(ar_ahb->radio_warm_rst);
|
|
}
|
|
|
|
ar_ahb->radio_srif_rst = devm_reset_control_get(dev, "wifi_radio_srif");
|
|
if (IS_ERR(ar_ahb->radio_srif_rst)) {
|
|
ath10k_err(ar, "failed to get radio srif rst ctrl: %ld\n",
|
|
PTR_ERR(ar_ahb->radio_srif_rst));
|
|
return PTR_ERR(ar_ahb->radio_srif_rst);
|
|
}
|
|
|
|
ar_ahb->cpu_init_rst = devm_reset_control_get(dev, "wifi_cpu_init");
|
|
if (IS_ERR(ar_ahb->cpu_init_rst)) {
|
|
ath10k_err(ar, "failed to get cpu init rst ctrl: %ld\n",
|
|
PTR_ERR(ar_ahb->cpu_init_rst));
|
|
return PTR_ERR(ar_ahb->cpu_init_rst);
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void ath10k_ahb_rst_ctrl_deinit(struct ath10k *ar)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
|
|
ar_ahb->core_cold_rst = NULL;
|
|
ar_ahb->radio_cold_rst = NULL;
|
|
ar_ahb->radio_warm_rst = NULL;
|
|
ar_ahb->radio_srif_rst = NULL;
|
|
ar_ahb->cpu_init_rst = NULL;
|
|
}
|
|
|
|
static int ath10k_ahb_release_reset(struct ath10k *ar)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
int ret;
|
|
|
|
if (IS_ERR_OR_NULL(ar_ahb->radio_cold_rst) ||
|
|
IS_ERR_OR_NULL(ar_ahb->radio_warm_rst) ||
|
|
IS_ERR_OR_NULL(ar_ahb->radio_srif_rst) ||
|
|
IS_ERR_OR_NULL(ar_ahb->cpu_init_rst)) {
|
|
ath10k_err(ar, "rst ctrl(s) is/are not initialized\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
ret = reset_control_deassert(ar_ahb->radio_cold_rst);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to deassert radio cold rst: %d\n", ret);
|
|
return ret;
|
|
}
|
|
|
|
ret = reset_control_deassert(ar_ahb->radio_warm_rst);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to deassert radio warm rst: %d\n", ret);
|
|
return ret;
|
|
}
|
|
|
|
ret = reset_control_deassert(ar_ahb->radio_srif_rst);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to deassert radio srif rst: %d\n", ret);
|
|
return ret;
|
|
}
|
|
|
|
ret = reset_control_deassert(ar_ahb->cpu_init_rst);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to deassert cpu init rst: %d\n", ret);
|
|
return ret;
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void ath10k_ahb_halt_axi_bus(struct ath10k *ar, u32 haltreq_reg,
|
|
u32 haltack_reg)
|
|
{
|
|
unsigned long timeout;
|
|
u32 val;
|
|
|
|
/* Issue halt axi bus request */
|
|
val = ath10k_ahb_tcsr_read32(ar, haltreq_reg);
|
|
val |= AHB_AXI_BUS_HALT_REQ;
|
|
ath10k_ahb_tcsr_write32(ar, haltreq_reg, val);
|
|
|
|
/* Wait for axi bus halted ack */
|
|
timeout = jiffies + msecs_to_jiffies(ATH10K_AHB_AXI_BUS_HALT_TIMEOUT);
|
|
do {
|
|
val = ath10k_ahb_tcsr_read32(ar, haltack_reg);
|
|
if (val & AHB_AXI_BUS_HALT_ACK)
|
|
break;
|
|
|
|
mdelay(1);
|
|
} while (time_before(jiffies, timeout));
|
|
|
|
if (!(val & AHB_AXI_BUS_HALT_ACK)) {
|
|
ath10k_err(ar, "failed to halt axi bus: %d\n", val);
|
|
return;
|
|
}
|
|
|
|
ath10k_dbg(ar, ATH10K_DBG_AHB, "axi bus halted\n");
|
|
}
|
|
|
|
static void ath10k_ahb_halt_chip(struct ath10k *ar)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
u32 core_id, glb_cfg_reg, haltreq_reg, haltack_reg;
|
|
u32 val;
|
|
int ret;
|
|
|
|
if (IS_ERR_OR_NULL(ar_ahb->core_cold_rst) ||
|
|
IS_ERR_OR_NULL(ar_ahb->radio_cold_rst) ||
|
|
IS_ERR_OR_NULL(ar_ahb->radio_warm_rst) ||
|
|
IS_ERR_OR_NULL(ar_ahb->radio_srif_rst) ||
|
|
IS_ERR_OR_NULL(ar_ahb->cpu_init_rst)) {
|
|
ath10k_err(ar, "rst ctrl(s) is/are not initialized\n");
|
|
return;
|
|
}
|
|
|
|
core_id = ath10k_ahb_read32(ar, ATH10K_AHB_WLAN_CORE_ID_REG);
|
|
|
|
switch (core_id) {
|
|
case 0:
|
|
glb_cfg_reg = ATH10K_AHB_TCSR_WIFI0_GLB_CFG;
|
|
haltreq_reg = ATH10K_AHB_TCSR_WCSS0_HALTREQ;
|
|
haltack_reg = ATH10K_AHB_TCSR_WCSS0_HALTACK;
|
|
break;
|
|
case 1:
|
|
glb_cfg_reg = ATH10K_AHB_TCSR_WIFI1_GLB_CFG;
|
|
haltreq_reg = ATH10K_AHB_TCSR_WCSS1_HALTREQ;
|
|
haltack_reg = ATH10K_AHB_TCSR_WCSS1_HALTACK;
|
|
break;
|
|
default:
|
|
ath10k_err(ar, "invalid core id %d found, skipping reset sequence\n",
|
|
core_id);
|
|
return;
|
|
}
|
|
|
|
ath10k_ahb_halt_axi_bus(ar, haltreq_reg, haltack_reg);
|
|
|
|
val = ath10k_ahb_tcsr_read32(ar, glb_cfg_reg);
|
|
val |= TCSR_WIFIX_GLB_CFG_DISABLE_CORE_CLK;
|
|
ath10k_ahb_tcsr_write32(ar, glb_cfg_reg, val);
|
|
|
|
ret = reset_control_assert(ar_ahb->core_cold_rst);
|
|
if (ret)
|
|
ath10k_err(ar, "failed to assert core cold rst: %d\n", ret);
|
|
msleep(1);
|
|
|
|
ret = reset_control_assert(ar_ahb->radio_cold_rst);
|
|
if (ret)
|
|
ath10k_err(ar, "failed to assert radio cold rst: %d\n", ret);
|
|
msleep(1);
|
|
|
|
ret = reset_control_assert(ar_ahb->radio_warm_rst);
|
|
if (ret)
|
|
ath10k_err(ar, "failed to assert radio warm rst: %d\n", ret);
|
|
msleep(1);
|
|
|
|
ret = reset_control_assert(ar_ahb->radio_srif_rst);
|
|
if (ret)
|
|
ath10k_err(ar, "failed to assert radio srif rst: %d\n", ret);
|
|
msleep(1);
|
|
|
|
ret = reset_control_assert(ar_ahb->cpu_init_rst);
|
|
if (ret)
|
|
ath10k_err(ar, "failed to assert cpu init rst: %d\n", ret);
|
|
msleep(10);
|
|
|
|
/* Clear halt req and core clock disable req before
|
|
* deasserting wifi core reset.
|
|
*/
|
|
val = ath10k_ahb_tcsr_read32(ar, haltreq_reg);
|
|
val &= ~AHB_AXI_BUS_HALT_REQ;
|
|
ath10k_ahb_tcsr_write32(ar, haltreq_reg, val);
|
|
|
|
val = ath10k_ahb_tcsr_read32(ar, glb_cfg_reg);
|
|
val &= ~TCSR_WIFIX_GLB_CFG_DISABLE_CORE_CLK;
|
|
ath10k_ahb_tcsr_write32(ar, glb_cfg_reg, val);
|
|
|
|
ret = reset_control_deassert(ar_ahb->core_cold_rst);
|
|
if (ret)
|
|
ath10k_err(ar, "failed to deassert core cold rst: %d\n", ret);
|
|
|
|
ath10k_dbg(ar, ATH10K_DBG_AHB, "core %d reset done\n", core_id);
|
|
}
|
|
|
|
static irqreturn_t ath10k_ahb_interrupt_handler(int irq, void *arg)
|
|
{
|
|
struct ath10k *ar = arg;
|
|
|
|
if (!ath10k_pci_irq_pending(ar))
|
|
return IRQ_NONE;
|
|
|
|
ath10k_pci_disable_and_clear_legacy_irq(ar);
|
|
ath10k_pci_irq_msi_fw_mask(ar);
|
|
napi_schedule(&ar->napi);
|
|
|
|
return IRQ_HANDLED;
|
|
}
|
|
|
|
static int ath10k_ahb_request_irq_legacy(struct ath10k *ar)
|
|
{
|
|
struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
int ret;
|
|
|
|
ret = request_irq(ar_ahb->irq,
|
|
ath10k_ahb_interrupt_handler,
|
|
IRQF_SHARED, "ath10k_ahb", ar);
|
|
if (ret) {
|
|
ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
|
|
ar_ahb->irq, ret);
|
|
return ret;
|
|
}
|
|
ar_pci->oper_irq_mode = ATH10K_PCI_IRQ_LEGACY;
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void ath10k_ahb_release_irq_legacy(struct ath10k *ar)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
|
|
free_irq(ar_ahb->irq, ar);
|
|
}
|
|
|
|
static void ath10k_ahb_irq_disable(struct ath10k *ar)
|
|
{
|
|
ath10k_ce_disable_interrupts(ar);
|
|
ath10k_pci_disable_and_clear_legacy_irq(ar);
|
|
}
|
|
|
|
static int ath10k_ahb_resource_init(struct ath10k *ar)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
struct platform_device *pdev;
|
|
struct device *dev;
|
|
struct resource *res;
|
|
int ret;
|
|
|
|
pdev = ar_ahb->pdev;
|
|
dev = &pdev->dev;
|
|
|
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
if (!res) {
|
|
ath10k_err(ar, "failed to get memory resource\n");
|
|
ret = -ENXIO;
|
|
goto out;
|
|
}
|
|
|
|
ar_ahb->mem = devm_ioremap_resource(&pdev->dev, res);
|
|
if (IS_ERR(ar_ahb->mem)) {
|
|
ath10k_err(ar, "mem ioremap error\n");
|
|
ret = PTR_ERR(ar_ahb->mem);
|
|
goto out;
|
|
}
|
|
|
|
ar_ahb->mem_len = resource_size(res);
|
|
|
|
ar_ahb->gcc_mem = ioremap_nocache(ATH10K_GCC_REG_BASE,
|
|
ATH10K_GCC_REG_SIZE);
|
|
if (!ar_ahb->gcc_mem) {
|
|
ath10k_err(ar, "gcc mem ioremap error\n");
|
|
ret = -ENOMEM;
|
|
goto err_mem_unmap;
|
|
}
|
|
|
|
ar_ahb->tcsr_mem = ioremap_nocache(ATH10K_TCSR_REG_BASE,
|
|
ATH10K_TCSR_REG_SIZE);
|
|
if (!ar_ahb->tcsr_mem) {
|
|
ath10k_err(ar, "tcsr mem ioremap error\n");
|
|
ret = -ENOMEM;
|
|
goto err_gcc_mem_unmap;
|
|
}
|
|
|
|
ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to set 32-bit dma mask: %d\n", ret);
|
|
goto err_tcsr_mem_unmap;
|
|
}
|
|
|
|
ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to set 32-bit consistent dma: %d\n",
|
|
ret);
|
|
goto err_tcsr_mem_unmap;
|
|
}
|
|
|
|
ret = ath10k_ahb_clock_init(ar);
|
|
if (ret)
|
|
goto err_tcsr_mem_unmap;
|
|
|
|
ret = ath10k_ahb_rst_ctrl_init(ar);
|
|
if (ret)
|
|
goto err_clock_deinit;
|
|
|
|
ar_ahb->irq = platform_get_irq_byname(pdev, "legacy");
|
|
if (ar_ahb->irq < 0) {
|
|
ath10k_err(ar, "failed to get irq number: %d\n", ar_ahb->irq);
|
|
ret = ar_ahb->irq;
|
|
goto err_clock_deinit;
|
|
}
|
|
|
|
ath10k_dbg(ar, ATH10K_DBG_BOOT, "irq: %d\n", ar_ahb->irq);
|
|
|
|
ath10k_dbg(ar, ATH10K_DBG_BOOT, "mem: 0x%pK mem_len: %lu gcc mem: 0x%pK tcsr_mem: 0x%pK\n",
|
|
ar_ahb->mem, ar_ahb->mem_len,
|
|
ar_ahb->gcc_mem, ar_ahb->tcsr_mem);
|
|
return 0;
|
|
|
|
err_clock_deinit:
|
|
ath10k_ahb_clock_deinit(ar);
|
|
|
|
err_tcsr_mem_unmap:
|
|
iounmap(ar_ahb->tcsr_mem);
|
|
|
|
err_gcc_mem_unmap:
|
|
ar_ahb->tcsr_mem = NULL;
|
|
iounmap(ar_ahb->gcc_mem);
|
|
|
|
err_mem_unmap:
|
|
ar_ahb->gcc_mem = NULL;
|
|
devm_iounmap(&pdev->dev, ar_ahb->mem);
|
|
|
|
out:
|
|
ar_ahb->mem = NULL;
|
|
return ret;
|
|
}
|
|
|
|
static void ath10k_ahb_resource_deinit(struct ath10k *ar)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
struct device *dev;
|
|
|
|
dev = &ar_ahb->pdev->dev;
|
|
|
|
if (ar_ahb->mem)
|
|
devm_iounmap(dev, ar_ahb->mem);
|
|
|
|
if (ar_ahb->gcc_mem)
|
|
iounmap(ar_ahb->gcc_mem);
|
|
|
|
if (ar_ahb->tcsr_mem)
|
|
iounmap(ar_ahb->tcsr_mem);
|
|
|
|
ar_ahb->mem = NULL;
|
|
ar_ahb->gcc_mem = NULL;
|
|
ar_ahb->tcsr_mem = NULL;
|
|
|
|
ath10k_ahb_clock_deinit(ar);
|
|
ath10k_ahb_rst_ctrl_deinit(ar);
|
|
}
|
|
|
|
static int ath10k_ahb_prepare_device(struct ath10k *ar)
|
|
{
|
|
u32 val;
|
|
int ret;
|
|
|
|
ret = ath10k_ahb_clock_enable(ar);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to enable clocks\n");
|
|
return ret;
|
|
}
|
|
|
|
/* Clock for the target is supplied from outside of target (ie,
|
|
* external clock module controlled by the host). Target needs
|
|
* to know what frequency target cpu is configured which is needed
|
|
* for target internal use. Read target cpu frequency info from
|
|
* gcc register and write into target's scratch register where
|
|
* target expects this information.
|
|
*/
|
|
val = ath10k_ahb_gcc_read32(ar, ATH10K_AHB_GCC_FEPLL_PLL_DIV);
|
|
ath10k_ahb_write32(ar, ATH10K_AHB_WIFI_SCRATCH_5_REG, val);
|
|
|
|
ret = ath10k_ahb_release_reset(ar);
|
|
if (ret)
|
|
goto err_clk_disable;
|
|
|
|
ath10k_ahb_irq_disable(ar);
|
|
|
|
ath10k_ahb_write32(ar, FW_INDICATOR_ADDRESS, FW_IND_HOST_READY);
|
|
|
|
ret = ath10k_pci_wait_for_target_init(ar);
|
|
if (ret)
|
|
goto err_halt_chip;
|
|
|
|
return 0;
|
|
|
|
err_halt_chip:
|
|
ath10k_ahb_halt_chip(ar);
|
|
|
|
err_clk_disable:
|
|
ath10k_ahb_clock_disable(ar);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static int ath10k_ahb_chip_reset(struct ath10k *ar)
|
|
{
|
|
int ret;
|
|
|
|
ath10k_ahb_halt_chip(ar);
|
|
ath10k_ahb_clock_disable(ar);
|
|
|
|
ret = ath10k_ahb_prepare_device(ar);
|
|
if (ret)
|
|
return ret;
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int ath10k_ahb_wake_target_cpu(struct ath10k *ar)
|
|
{
|
|
u32 addr, val;
|
|
|
|
addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
|
|
val = ath10k_ahb_read32(ar, addr);
|
|
val |= ATH10K_AHB_CORE_CTRL_CPU_INTR_MASK;
|
|
ath10k_ahb_write32(ar, addr, val);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int ath10k_ahb_hif_start(struct ath10k *ar)
|
|
{
|
|
ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif start\n");
|
|
|
|
napi_enable(&ar->napi);
|
|
ath10k_ce_enable_interrupts(ar);
|
|
ath10k_pci_enable_legacy_irq(ar);
|
|
|
|
ath10k_pci_rx_post(ar);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void ath10k_ahb_hif_stop(struct ath10k *ar)
|
|
{
|
|
struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
|
|
|
|
ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif stop\n");
|
|
|
|
ath10k_ahb_irq_disable(ar);
|
|
synchronize_irq(ar_ahb->irq);
|
|
|
|
napi_synchronize(&ar->napi);
|
|
napi_disable(&ar->napi);
|
|
|
|
ath10k_pci_flush(ar);
|
|
}
|
|
|
|
static int ath10k_ahb_hif_power_up(struct ath10k *ar)
|
|
{
|
|
int ret;
|
|
|
|
ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif power up\n");
|
|
|
|
ret = ath10k_ahb_chip_reset(ar);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to reset chip: %d\n", ret);
|
|
goto out;
|
|
}
|
|
|
|
ret = ath10k_pci_init_pipes(ar);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to initialize CE: %d\n", ret);
|
|
goto out;
|
|
}
|
|
|
|
ret = ath10k_pci_init_config(ar);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to setup init config: %d\n", ret);
|
|
goto err_ce_deinit;
|
|
}
|
|
|
|
ret = ath10k_ahb_wake_target_cpu(ar);
|
|
if (ret) {
|
|
ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
|
|
goto err_ce_deinit;
|
|
}
|
|
|
|
return 0;
|
|
|
|
err_ce_deinit:
|
|
ath10k_pci_ce_deinit(ar);
|
|
out:
|
|
return ret;
|
|
}
|
|
|
|
static u32 ath10k_ahb_qca4019_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
|
|
{
|
|
u32 val = 0, region = addr & 0xfffff;
|
|
|
|
val = ath10k_pci_read32(ar, PCIE_BAR_REG_ADDRESS);
|
|
|
|
if (region >= QCA4019_SRAM_ADDR && region <=
|
|
(QCA4019_SRAM_ADDR + QCA4019_SRAM_LEN)) {
|
|
/* SRAM contents for QCA4019 can be directly accessed and
|
|
* no conversions are required
|
|
*/
|
|
val |= region;
|
|
} else {
|
|
val |= 0x100000 | region;
|
|
}
|
|
|
|
return val;
|
|
}
|
|
|
|
static const struct ath10k_hif_ops ath10k_ahb_hif_ops = {
|
|
.tx_sg = ath10k_pci_hif_tx_sg,
|
|
.diag_read = ath10k_pci_hif_diag_read,
|
|
.diag_write = ath10k_pci_diag_write_mem,
|
|
.exchange_bmi_msg = ath10k_pci_hif_exchange_bmi_msg,
|
|
.start = ath10k_ahb_hif_start,
|
|
.stop = ath10k_ahb_hif_stop,
|
|
.map_service_to_pipe = ath10k_pci_hif_map_service_to_pipe,
|
|
.get_default_pipe = ath10k_pci_hif_get_default_pipe,
|
|
.send_complete_check = ath10k_pci_hif_send_complete_check,
|
|
.get_free_queue_number = ath10k_pci_hif_get_free_queue_number,
|
|
.power_up = ath10k_ahb_hif_power_up,
|
|
.power_down = ath10k_pci_hif_power_down,
|
|
.read32 = ath10k_ahb_read32,
|
|
.write32 = ath10k_ahb_write32,
|
|
};
|
|
|
|
static const struct ath10k_bus_ops ath10k_ahb_bus_ops = {
|
|
.read32 = ath10k_ahb_read32,
|
|
.write32 = ath10k_ahb_write32,
|
|
.get_num_banks = ath10k_ahb_get_num_banks,
|
|
};
|
|
|
|
static int ath10k_ahb_probe(struct platform_device *pdev)
|
|
{
|
|
struct ath10k *ar;
|
|
struct ath10k_ahb *ar_ahb;
|
|
struct ath10k_pci *ar_pci;
|
|
const struct of_device_id *of_id;
|
|
enum ath10k_hw_rev hw_rev;
|
|
size_t size;
|
|
int ret;
|
|
u32 chip_id;
|
|
|
|
of_id = of_match_device(ath10k_ahb_of_match, &pdev->dev);
|
|
if (!of_id) {
|
|
dev_err(&pdev->dev, "failed to find matching device tree id\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
hw_rev = (enum ath10k_hw_rev)of_id->data;
|
|
|
|
size = sizeof(*ar_pci) + sizeof(*ar_ahb);
|
|
ar = ath10k_core_create(size, &pdev->dev, ATH10K_BUS_AHB,
|
|
hw_rev, &ath10k_ahb_hif_ops);
|
|
if (!ar) {
|
|
dev_err(&pdev->dev, "failed to allocate core\n");
|
|
return -ENOMEM;
|
|
}
|
|
|
|
ath10k_dbg(ar, ATH10K_DBG_BOOT, "ahb probe\n");
|
|
|
|
ar_pci = ath10k_pci_priv(ar);
|
|
ar_ahb = ath10k_ahb_priv(ar);
|
|
|
|
ar_ahb->pdev = pdev;
|
|
platform_set_drvdata(pdev, ar);
|
|
|
|
ret = ath10k_ahb_resource_init(ar);
|
|
if (ret)
|
|
goto err_core_destroy;
|
|
|
|
ar->dev_id = 0;
|
|
ar_pci->mem = ar_ahb->mem;
|
|
ar_pci->mem_len = ar_ahb->mem_len;
|
|
ar_pci->ar = ar;
|
|
ar_pci->bus_ops = &ath10k_ahb_bus_ops;
|
|
ar_pci->targ_cpu_to_ce_addr = ath10k_ahb_qca4019_targ_cpu_to_ce_addr;
|
|
|
|
ret = ath10k_pci_setup_resource(ar);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to setup resource: %d\n", ret);
|
|
goto err_resource_deinit;
|
|
}
|
|
|
|
ath10k_pci_init_napi(ar);
|
|
|
|
ret = ath10k_ahb_request_irq_legacy(ar);
|
|
if (ret)
|
|
goto err_free_pipes;
|
|
|
|
ret = ath10k_ahb_prepare_device(ar);
|
|
if (ret)
|
|
goto err_free_irq;
|
|
|
|
ath10k_pci_ce_deinit(ar);
|
|
|
|
chip_id = ath10k_ahb_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
|
|
if (chip_id == 0xffffffff) {
|
|
ath10k_err(ar, "failed to get chip id\n");
|
|
ret = -ENODEV;
|
|
goto err_halt_device;
|
|
}
|
|
|
|
ret = ath10k_core_register(ar, chip_id);
|
|
if (ret) {
|
|
ath10k_err(ar, "failed to register driver core: %d\n", ret);
|
|
goto err_halt_device;
|
|
}
|
|
|
|
return 0;
|
|
|
|
err_halt_device:
|
|
ath10k_ahb_halt_chip(ar);
|
|
ath10k_ahb_clock_disable(ar);
|
|
|
|
err_free_irq:
|
|
ath10k_ahb_release_irq_legacy(ar);
|
|
|
|
err_free_pipes:
|
|
ath10k_pci_free_pipes(ar);
|
|
|
|
err_resource_deinit:
|
|
ath10k_ahb_resource_deinit(ar);
|
|
|
|
err_core_destroy:
|
|
ath10k_core_destroy(ar);
|
|
platform_set_drvdata(pdev, NULL);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static int ath10k_ahb_remove(struct platform_device *pdev)
|
|
{
|
|
struct ath10k *ar = platform_get_drvdata(pdev);
|
|
struct ath10k_ahb *ar_ahb;
|
|
|
|
if (!ar)
|
|
return -EINVAL;
|
|
|
|
ar_ahb = ath10k_ahb_priv(ar);
|
|
|
|
if (!ar_ahb)
|
|
return -EINVAL;
|
|
|
|
ath10k_dbg(ar, ATH10K_DBG_AHB, "ahb remove\n");
|
|
|
|
ath10k_core_unregister(ar);
|
|
ath10k_ahb_irq_disable(ar);
|
|
ath10k_ahb_release_irq_legacy(ar);
|
|
ath10k_pci_release_resource(ar);
|
|
ath10k_ahb_halt_chip(ar);
|
|
ath10k_ahb_clock_disable(ar);
|
|
ath10k_ahb_resource_deinit(ar);
|
|
ath10k_core_destroy(ar);
|
|
|
|
platform_set_drvdata(pdev, NULL);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static struct platform_driver ath10k_ahb_driver = {
|
|
.driver = {
|
|
.name = "ath10k_ahb",
|
|
.of_match_table = ath10k_ahb_of_match,
|
|
},
|
|
.probe = ath10k_ahb_probe,
|
|
.remove = ath10k_ahb_remove,
|
|
};
|
|
|
|
int ath10k_ahb_init(void)
|
|
{
|
|
int ret;
|
|
|
|
ret = platform_driver_register(&ath10k_ahb_driver);
|
|
if (ret)
|
|
printk(KERN_ERR "failed to register ath10k ahb driver: %d\n",
|
|
ret);
|
|
return ret;
|
|
}
|
|
|
|
void ath10k_ahb_exit(void)
|
|
{
|
|
platform_driver_unregister(&ath10k_ahb_driver);
|
|
}
|