Changes in 4.9.249 spi: bcm2835aux: Fix use-after-free on unbind spi: bcm2835aux: Restore err assignment in bcm2835aux_spi_probe iwlwifi: pcie: limit memory read spin time arm64: dts: rockchip: Assign a fixed index to mmc devices on rk3399 boards. ARC: stack unwinding: don't assume non-current task is sleeping platform/x86: acer-wmi: add automatic keyboard background light toggle key as KEY_LIGHTS_TOGGLE Input: cm109 - do not stomp on control URB Input: i8042 - add Acer laptops to the i8042 reset list pinctrl: amd: remove debounce filter setting in IRQ type setting scsi: be2iscsi: Revert "Fix a theoretical leak in beiscsi_create_eqs()" spi: Prevent adding devices below an unregistering controller net/mlx4_en: Avoid scheduling restart task if it is already running tcp: fix cwnd-limited bug for TSO deferral where we send nothing net: stmmac: delete the eee_ctrl_timer after napi disabled net: stmmac: dwmac-meson8b: fix mask definition of the m250_sel mux net: bridge: vlan: fix error return code in __vlan_add() mac80211: mesh: fix mesh_pathtbl_init() error path USB: dummy-hcd: Fix uninitialized array use in init() USB: add RESET_RESUME quirk for Snapscan 1212 ALSA: usb-audio: Fix potential out-of-bounds shift ALSA: usb-audio: Fix control 'access overflow' errors from chmap xhci: Give USB2 ports time to enter U3 in bus suspend USB: sisusbvga: Make console support depend on BROKEN ALSA: pcm: oss: Fix potential out-of-bounds shift serial: 8250_omap: Avoid FIFO corruption caused by MDR1 access pinctrl: merrifield: Set default bias in case no particular value given pinctrl: baytrail: Avoid clearing debounce value when turning it off scsi: bnx2i: Requires MMU can: softing: softing_netdev_open(): fix error handling RDMA/cm: Fix an attempt to use non-valid pointer when cleaning timewait kernel/cpu: add arch override for clear_tasks_mm_cpumask() mm handling drm/tegra: sor: Disable clocks on error in tegra_sor_init() scsi: mpt3sas: Increase IOCInit request timeout to 30s dm table: Remove BUG_ON(in_interrupt()) soc/tegra: fuse: Fix index bug in get_process_id USB: serial: option: add interface-number sanity check to flag handling USB: gadget: f_acm: add support for SuperSpeed Plus USB: gadget: f_midi: setup SuperSpeed Plus descriptors USB: gadget: f_rndis: fix bitrate for SuperSpeed and above usb: gadget: f_fs: Re-use SS descriptors for SuperSpeedPlus usb: chipidea: ci_hdrc_imx: Pass DISABLE_DEVICE_STREAMING flag to imx6ul ARM: dts: exynos: fix roles of USB 3.0 ports on Odroid XU ARM: dts: exynos: fix USB 3.0 VBUS control and over-current pins on Exynos5410 ARM: dts: exynos: fix USB 3.0 pins supply being turned off on Odroid XU HID: i2c-hid: add Vero K147 to descriptor override serial_core: Check for port state when tty is in error state media: msi2500: assign SPI bus number dynamically md: fix a warning caused by a race between concurrent md_ioctl()s Bluetooth: Fix slab-out-of-bounds read in hci_le_direct_adv_report_evt() drm/gma500: fix double free of gma_connector RDMA/rxe: Compute PSN windows correctly ARM: p2v: fix handling of LPAE translation in BE mode crypto: talitos - Fix return type of current_desc_hdr() spi: img-spfi: fix reference leak in img_spfi_resume ASoC: pcm: DRAIN support reactivation arm64: dts: exynos: Correct psci compatible used on Exynos7 Bluetooth: Fix null pointer dereference in hci_event_packet() spi: spi-ti-qspi: fix reference leak in ti_qspi_setup spi: tegra20-slink: fix reference leak in slink ops of tegra20 spi: tegra20-sflash: fix reference leak in tegra_sflash_resume spi: tegra114: fix reference leak in tegra spi ops RDMa/mthca: Work around -Wenum-conversion warning MIPS: BCM47XX: fix kconfig dependency bug for BCM47XX_BCMA staging: greybus: codecs: Fix reference counter leak in error handling media: solo6x10: fix missing snd_card_free in error handling case drm/omap: dmm_tiler: fix return error code in omap_dmm_probe() Input: ads7846 - fix integer overflow on Rt calculation Input: ads7846 - fix unaligned access on 7845 powerpc/feature: Fix CPU_FTRS_ALWAYS by removing CPU_FTRS_GENERIC_32 crypto: omap-aes - Fix PM disable depth imbalance in omap_aes_probe soc: ti: knav_qmss: fix reference leak in knav_queue_probe soc: ti: Fix reference imbalance in knav_dma_probe drivers: soc: ti: knav_qmss_queue: Fix error return code in knav_queue_probe RDMA/cxgb4: Validate the number of CQEs memstick: fix a double-free bug in memstick_check ARM: dts: at91: sama5d4_xplained: add pincontrol for USB Host ARM: dts: at91: sama5d3_xplained: add pincontrol for USB Host orinoco: Move context allocation after processing the skb cw1200: fix missing destroy_workqueue() on error in cw1200_init_common media: siano: fix memory leak of debugfs members in smsdvb_hotplug mips: cdmm: fix use-after-free in mips_cdmm_bus_discover HSI: omap_ssi: Don't jump to free ID in ssi_add_controller() ARM: dts: at91: at91sam9rl: fix ADC triggers NFSv4.2: condition READDIR's mask for security label based on LSM state SUNRPC: xprt_load_transport() needs to support the netid "rdma6" lockd: don't use interval-based rebinding over TCP NFS: switch nfsiod to be an UNBOUND workqueue. vfio-pci: Use io_remap_pfn_range() for PCI IO memory media: saa7146: fix array overflow in vidioc_s_audio() clocksource/drivers/cadence_ttc: Fix memory leak in ttc_setup_clockevent() pinctrl: falcon: add missing put_device() call in pinctrl_falcon_probe() memstick: r592: Fix error return in r592_probe() ASoC: jz4740-i2s: add missed checks for clk_get() dm ioctl: fix error return code in target_message clocksource/drivers/arm_arch_timer: Correct fault programming of CNTKCTL_EL1.EVNTI cpufreq: highbank: Add missing MODULE_DEVICE_TABLE cpufreq: st: Add missing MODULE_DEVICE_TABLE cpufreq: loongson1: Add missing MODULE_ALIAS cpufreq: scpi: Add missing MODULE_ALIAS scsi: pm80xx: Fix error return in pm8001_pci_probe() seq_buf: Avoid type mismatch for seq_buf_init scsi: fnic: Fix error return code in fnic_probe() powerpc/pseries/hibernation: drop pseries_suspend_begin() from suspend ops usb: ehci-omap: Fix PM disable depth umbalance in ehci_hcd_omap_probe usb: oxu210hp-hcd: Fix memory leak in oxu_create speakup: fix uninitialized flush_lock nfsd: Fix message level for normal termination nfs_common: need lock during iterate through the list x86/kprobes: Restore BTF if the single-stepping is cancelled clk: tegra: Fix duplicated SE clock entry extcon: max77693: Fix modalias string ASoC: wm_adsp: remove "ctl" from list on error in wm_adsp_create_control() irqchip/alpine-msi: Fix freeing of interrupts on allocation error path um: chan_xterm: Fix fd leak nfc: s3fwrn5: Release the nfc firmware powerpc/ps3: use dma_mapping_error() checkpatch: fix unescaped left brace net: bcmgenet: Fix a resource leak in an error handling path in the probe functin net: allwinner: Fix some resources leak in the error handling path of the probe and in the remove function net: korina: fix return value watchdog: qcom: Avoid context switch in restart handler clk: ti: Fix memleak in ti_fapll_synth_setup perf record: Fix memory leak when using '--user-regs=?' to list registers qlcnic: Fix error code in probe clk: s2mps11: Fix a resource leak in error handling paths in the probe function cfg80211: initialize rekey_data Input: cros_ec_keyb - send 'scancodes' in addition to key events Input: goodix - add upside-down quirk for Teclast X98 Pro tablet media: gspca: Fix memory leak in probe media: sunxi-cir: ensure IR is handled when it is continuous media: netup_unidvb: Don't leak SPI master in probe error path Input: cyapa_gen6 - fix out-of-bounds stack access Revert "ACPI / resources: Use AE_CTRL_TERMINATE to terminate resources walks" ACPI: PNP: compare the string length in the matching_id() ALSA: pcm: oss: Fix a few more UBSAN fixes ALSA: usb-audio: Disable sample read check if firmware doesn't give back s390/dasd: prevent inconsistent LCU device data s390/dasd: fix list corruption of pavgroup group list s390/dasd: fix list corruption of lcu list staging: comedi: mf6x4: Fix AI end-of-conversion detection powerpc/perf: Exclude kernel samples while counting events in user space. USB: serial: mos7720: fix parallel-port state restore USB: serial: keyspan_pda: fix dropped unthrottle interrupts USB: serial: keyspan_pda: fix write deadlock USB: serial: keyspan_pda: fix stalled writes USB: serial: keyspan_pda: fix write-wakeup use-after-free USB: serial: keyspan_pda: fix tx-unthrottle use-after-free USB: serial: keyspan_pda: fix write unthrottling btrfs: quota: Set rescan progress to (u64)-1 if we hit last leaf btrfs: scrub: Don't use inode page cache in scrub_handle_errored_block() Btrfs: fix selftests failure due to uninitialized i_mode in test inodes btrfs: fix return value mixup in btrfs_get_extent ext4: fix a memory leak of ext4_free_data KVM: arm64: Introduce handling of AArch32 TTBCR2 traps powerpc/xmon: Change printk() to pr_cont() ceph: fix race in concurrent __ceph_remove_cap invocations jffs2: Fix GC exit abnormally jfs: Fix array index bounds check in dbAdjTree drm/dp_aux_dev: check aux_dev before use in drm_dp_aux_dev_get_by_minor() spi: spi-sh: Fix use-after-free on unbind spi: davinci: Fix use-after-free on unbind spi: pic32: Don't leak DMA channels in probe error path spi: rb4xx: Don't leak SPI master in probe error path spi: sc18is602: Don't leak SPI master in probe error path spi: st-ssc4: Fix unbalanced pm_runtime_disable() in probe error path soc: qcom: smp2p: Safely acquire spinlock without IRQs mtd: parser: cmdline: Fix parsing of part-names with colons iio: buffer: Fix demux update iio: adc: rockchip_saradc: fix missing clk_disable_unprepare() on error in rockchip_saradc_resume iio:pressure:mpl3115: Force alignment of buffer clk: mvebu: a3700: fix the XTAL MODE pin to MPP1_9 xen-blkback: set ring->xenblkd to NULL after kthread_stop() PCI: Fix pci_slot_release() NULL pointer dereference Linux 4.9.249 Signed-off-by: Greg Kroah-Hartman <gregkh@google.com> Change-Id: I4829a32e2ea6e76eefea716f35f42ee02b75c265
543 lines
15 KiB
C
543 lines
15 KiB
C
/*
|
|
* This file contains driver for the Cadence Triple Timer Counter Rev 06
|
|
*
|
|
* Copyright (C) 2011-2013 Xilinx
|
|
*
|
|
* based on arch/mips/kernel/time.c timer driver
|
|
*
|
|
* This software is licensed under the terms of the GNU General Public
|
|
* License version 2, as published by the Free Software Foundation, and
|
|
* may be copied, distributed, and modified under those terms.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*/
|
|
|
|
#include <linux/clk.h>
|
|
#include <linux/interrupt.h>
|
|
#include <linux/clockchips.h>
|
|
#include <linux/of_address.h>
|
|
#include <linux/of_irq.h>
|
|
#include <linux/slab.h>
|
|
#include <linux/sched_clock.h>
|
|
|
|
/*
|
|
* This driver configures the 2 16/32-bit count-up timers as follows:
|
|
*
|
|
* T1: Timer 1, clocksource for generic timekeeping
|
|
* T2: Timer 2, clockevent source for hrtimers
|
|
* T3: Timer 3, <unused>
|
|
*
|
|
* The input frequency to the timer module for emulation is 2.5MHz which is
|
|
* common to all the timer channels (T1, T2, and T3). With a pre-scaler of 32,
|
|
* the timers are clocked at 78.125KHz (12.8 us resolution).
|
|
|
|
* The input frequency to the timer module in silicon is configurable and
|
|
* obtained from device tree. The pre-scaler of 32 is used.
|
|
*/
|
|
|
|
/*
|
|
* Timer Register Offset Definitions of Timer 1, Increment base address by 4
|
|
* and use same offsets for Timer 2
|
|
*/
|
|
#define TTC_CLK_CNTRL_OFFSET 0x00 /* Clock Control Reg, RW */
|
|
#define TTC_CNT_CNTRL_OFFSET 0x0C /* Counter Control Reg, RW */
|
|
#define TTC_COUNT_VAL_OFFSET 0x18 /* Counter Value Reg, RO */
|
|
#define TTC_INTR_VAL_OFFSET 0x24 /* Interval Count Reg, RW */
|
|
#define TTC_ISR_OFFSET 0x54 /* Interrupt Status Reg, RO */
|
|
#define TTC_IER_OFFSET 0x60 /* Interrupt Enable Reg, RW */
|
|
|
|
#define TTC_CNT_CNTRL_DISABLE_MASK 0x1
|
|
|
|
#define TTC_CLK_CNTRL_CSRC_MASK (1 << 5) /* clock source */
|
|
#define TTC_CLK_CNTRL_PSV_MASK 0x1e
|
|
#define TTC_CLK_CNTRL_PSV_SHIFT 1
|
|
|
|
/*
|
|
* Setup the timers to use pre-scaling, using a fixed value for now that will
|
|
* work across most input frequency, but it may need to be more dynamic
|
|
*/
|
|
#define PRESCALE_EXPONENT 11 /* 2 ^ PRESCALE_EXPONENT = PRESCALE */
|
|
#define PRESCALE 2048 /* The exponent must match this */
|
|
#define CLK_CNTRL_PRESCALE ((PRESCALE_EXPONENT - 1) << 1)
|
|
#define CLK_CNTRL_PRESCALE_EN 1
|
|
#define CNT_CNTRL_RESET (1 << 4)
|
|
|
|
#define MAX_F_ERR 50
|
|
|
|
/**
|
|
* struct ttc_timer - This definition defines local timer structure
|
|
*
|
|
* @base_addr: Base address of timer
|
|
* @freq: Timer input clock frequency
|
|
* @clk: Associated clock source
|
|
* @clk_rate_change_nb Notifier block for clock rate changes
|
|
*/
|
|
struct ttc_timer {
|
|
void __iomem *base_addr;
|
|
unsigned long freq;
|
|
struct clk *clk;
|
|
struct notifier_block clk_rate_change_nb;
|
|
};
|
|
|
|
#define to_ttc_timer(x) \
|
|
container_of(x, struct ttc_timer, clk_rate_change_nb)
|
|
|
|
struct ttc_timer_clocksource {
|
|
u32 scale_clk_ctrl_reg_old;
|
|
u32 scale_clk_ctrl_reg_new;
|
|
struct ttc_timer ttc;
|
|
struct clocksource cs;
|
|
};
|
|
|
|
#define to_ttc_timer_clksrc(x) \
|
|
container_of(x, struct ttc_timer_clocksource, cs)
|
|
|
|
struct ttc_timer_clockevent {
|
|
struct ttc_timer ttc;
|
|
struct clock_event_device ce;
|
|
};
|
|
|
|
#define to_ttc_timer_clkevent(x) \
|
|
container_of(x, struct ttc_timer_clockevent, ce)
|
|
|
|
static void __iomem *ttc_sched_clock_val_reg;
|
|
|
|
/**
|
|
* ttc_set_interval - Set the timer interval value
|
|
*
|
|
* @timer: Pointer to the timer instance
|
|
* @cycles: Timer interval ticks
|
|
**/
|
|
static void ttc_set_interval(struct ttc_timer *timer,
|
|
unsigned long cycles)
|
|
{
|
|
u32 ctrl_reg;
|
|
|
|
/* Disable the counter, set the counter value and re-enable counter */
|
|
ctrl_reg = readl_relaxed(timer->base_addr + TTC_CNT_CNTRL_OFFSET);
|
|
ctrl_reg |= TTC_CNT_CNTRL_DISABLE_MASK;
|
|
writel_relaxed(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
|
|
|
|
writel_relaxed(cycles, timer->base_addr + TTC_INTR_VAL_OFFSET);
|
|
|
|
/*
|
|
* Reset the counter (0x10) so that it starts from 0, one-shot
|
|
* mode makes this needed for timing to be right.
|
|
*/
|
|
ctrl_reg |= CNT_CNTRL_RESET;
|
|
ctrl_reg &= ~TTC_CNT_CNTRL_DISABLE_MASK;
|
|
writel_relaxed(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
|
|
}
|
|
|
|
/**
|
|
* ttc_clock_event_interrupt - Clock event timer interrupt handler
|
|
*
|
|
* @irq: IRQ number of the Timer
|
|
* @dev_id: void pointer to the ttc_timer instance
|
|
*
|
|
* returns: Always IRQ_HANDLED - success
|
|
**/
|
|
static irqreturn_t ttc_clock_event_interrupt(int irq, void *dev_id)
|
|
{
|
|
struct ttc_timer_clockevent *ttce = dev_id;
|
|
struct ttc_timer *timer = &ttce->ttc;
|
|
|
|
/* Acknowledge the interrupt and call event handler */
|
|
readl_relaxed(timer->base_addr + TTC_ISR_OFFSET);
|
|
|
|
ttce->ce.event_handler(&ttce->ce);
|
|
|
|
return IRQ_HANDLED;
|
|
}
|
|
|
|
/**
|
|
* __ttc_clocksource_read - Reads the timer counter register
|
|
*
|
|
* returns: Current timer counter register value
|
|
**/
|
|
static cycle_t __ttc_clocksource_read(struct clocksource *cs)
|
|
{
|
|
struct ttc_timer *timer = &to_ttc_timer_clksrc(cs)->ttc;
|
|
|
|
return (cycle_t)readl_relaxed(timer->base_addr +
|
|
TTC_COUNT_VAL_OFFSET);
|
|
}
|
|
|
|
static u64 notrace ttc_sched_clock_read(void)
|
|
{
|
|
return readl_relaxed(ttc_sched_clock_val_reg);
|
|
}
|
|
|
|
/**
|
|
* ttc_set_next_event - Sets the time interval for next event
|
|
*
|
|
* @cycles: Timer interval ticks
|
|
* @evt: Address of clock event instance
|
|
*
|
|
* returns: Always 0 - success
|
|
**/
|
|
static int ttc_set_next_event(unsigned long cycles,
|
|
struct clock_event_device *evt)
|
|
{
|
|
struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
|
|
struct ttc_timer *timer = &ttce->ttc;
|
|
|
|
ttc_set_interval(timer, cycles);
|
|
return 0;
|
|
}
|
|
|
|
/**
|
|
* ttc_set_{shutdown|oneshot|periodic} - Sets the state of timer
|
|
*
|
|
* @evt: Address of clock event instance
|
|
**/
|
|
static int ttc_shutdown(struct clock_event_device *evt)
|
|
{
|
|
struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
|
|
struct ttc_timer *timer = &ttce->ttc;
|
|
u32 ctrl_reg;
|
|
|
|
ctrl_reg = readl_relaxed(timer->base_addr + TTC_CNT_CNTRL_OFFSET);
|
|
ctrl_reg |= TTC_CNT_CNTRL_DISABLE_MASK;
|
|
writel_relaxed(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
|
|
return 0;
|
|
}
|
|
|
|
static int ttc_set_periodic(struct clock_event_device *evt)
|
|
{
|
|
struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
|
|
struct ttc_timer *timer = &ttce->ttc;
|
|
|
|
ttc_set_interval(timer,
|
|
DIV_ROUND_CLOSEST(ttce->ttc.freq, PRESCALE * HZ));
|
|
return 0;
|
|
}
|
|
|
|
static int ttc_resume(struct clock_event_device *evt)
|
|
{
|
|
struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
|
|
struct ttc_timer *timer = &ttce->ttc;
|
|
u32 ctrl_reg;
|
|
|
|
ctrl_reg = readl_relaxed(timer->base_addr + TTC_CNT_CNTRL_OFFSET);
|
|
ctrl_reg &= ~TTC_CNT_CNTRL_DISABLE_MASK;
|
|
writel_relaxed(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
|
|
return 0;
|
|
}
|
|
|
|
static int ttc_rate_change_clocksource_cb(struct notifier_block *nb,
|
|
unsigned long event, void *data)
|
|
{
|
|
struct clk_notifier_data *ndata = data;
|
|
struct ttc_timer *ttc = to_ttc_timer(nb);
|
|
struct ttc_timer_clocksource *ttccs = container_of(ttc,
|
|
struct ttc_timer_clocksource, ttc);
|
|
|
|
switch (event) {
|
|
case PRE_RATE_CHANGE:
|
|
{
|
|
u32 psv;
|
|
unsigned long factor, rate_low, rate_high;
|
|
|
|
if (ndata->new_rate > ndata->old_rate) {
|
|
factor = DIV_ROUND_CLOSEST(ndata->new_rate,
|
|
ndata->old_rate);
|
|
rate_low = ndata->old_rate;
|
|
rate_high = ndata->new_rate;
|
|
} else {
|
|
factor = DIV_ROUND_CLOSEST(ndata->old_rate,
|
|
ndata->new_rate);
|
|
rate_low = ndata->new_rate;
|
|
rate_high = ndata->old_rate;
|
|
}
|
|
|
|
if (!is_power_of_2(factor))
|
|
return NOTIFY_BAD;
|
|
|
|
if (abs(rate_high - (factor * rate_low)) > MAX_F_ERR)
|
|
return NOTIFY_BAD;
|
|
|
|
factor = __ilog2_u32(factor);
|
|
|
|
/*
|
|
* store timer clock ctrl register so we can restore it in case
|
|
* of an abort.
|
|
*/
|
|
ttccs->scale_clk_ctrl_reg_old =
|
|
readl_relaxed(ttccs->ttc.base_addr +
|
|
TTC_CLK_CNTRL_OFFSET);
|
|
|
|
psv = (ttccs->scale_clk_ctrl_reg_old &
|
|
TTC_CLK_CNTRL_PSV_MASK) >>
|
|
TTC_CLK_CNTRL_PSV_SHIFT;
|
|
if (ndata->new_rate < ndata->old_rate)
|
|
psv -= factor;
|
|
else
|
|
psv += factor;
|
|
|
|
/* prescaler within legal range? */
|
|
if (psv & ~(TTC_CLK_CNTRL_PSV_MASK >> TTC_CLK_CNTRL_PSV_SHIFT))
|
|
return NOTIFY_BAD;
|
|
|
|
ttccs->scale_clk_ctrl_reg_new = ttccs->scale_clk_ctrl_reg_old &
|
|
~TTC_CLK_CNTRL_PSV_MASK;
|
|
ttccs->scale_clk_ctrl_reg_new |= psv << TTC_CLK_CNTRL_PSV_SHIFT;
|
|
|
|
|
|
/* scale down: adjust divider in post-change notification */
|
|
if (ndata->new_rate < ndata->old_rate)
|
|
return NOTIFY_DONE;
|
|
|
|
/* scale up: adjust divider now - before frequency change */
|
|
writel_relaxed(ttccs->scale_clk_ctrl_reg_new,
|
|
ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
|
|
break;
|
|
}
|
|
case POST_RATE_CHANGE:
|
|
/* scale up: pre-change notification did the adjustment */
|
|
if (ndata->new_rate > ndata->old_rate)
|
|
return NOTIFY_OK;
|
|
|
|
/* scale down: adjust divider now - after frequency change */
|
|
writel_relaxed(ttccs->scale_clk_ctrl_reg_new,
|
|
ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
|
|
break;
|
|
|
|
case ABORT_RATE_CHANGE:
|
|
/* we have to undo the adjustment in case we scale up */
|
|
if (ndata->new_rate < ndata->old_rate)
|
|
return NOTIFY_OK;
|
|
|
|
/* restore original register value */
|
|
writel_relaxed(ttccs->scale_clk_ctrl_reg_old,
|
|
ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
|
|
/* fall through */
|
|
default:
|
|
return NOTIFY_DONE;
|
|
}
|
|
|
|
return NOTIFY_DONE;
|
|
}
|
|
|
|
static int __init ttc_setup_clocksource(struct clk *clk, void __iomem *base,
|
|
u32 timer_width)
|
|
{
|
|
struct ttc_timer_clocksource *ttccs;
|
|
int err;
|
|
|
|
ttccs = kzalloc(sizeof(*ttccs), GFP_KERNEL);
|
|
if (!ttccs)
|
|
return -ENOMEM;
|
|
|
|
ttccs->ttc.clk = clk;
|
|
|
|
err = clk_prepare_enable(ttccs->ttc.clk);
|
|
if (err) {
|
|
kfree(ttccs);
|
|
return err;
|
|
}
|
|
|
|
ttccs->ttc.freq = clk_get_rate(ttccs->ttc.clk);
|
|
|
|
ttccs->ttc.clk_rate_change_nb.notifier_call =
|
|
ttc_rate_change_clocksource_cb;
|
|
ttccs->ttc.clk_rate_change_nb.next = NULL;
|
|
|
|
err = clk_notifier_register(ttccs->ttc.clk,
|
|
&ttccs->ttc.clk_rate_change_nb);
|
|
if (err)
|
|
pr_warn("Unable to register clock notifier.\n");
|
|
|
|
ttccs->ttc.base_addr = base;
|
|
ttccs->cs.name = "ttc_clocksource";
|
|
ttccs->cs.rating = 200;
|
|
ttccs->cs.read = __ttc_clocksource_read;
|
|
ttccs->cs.mask = CLOCKSOURCE_MASK(timer_width);
|
|
ttccs->cs.flags = CLOCK_SOURCE_IS_CONTINUOUS;
|
|
|
|
/*
|
|
* Setup the clock source counter to be an incrementing counter
|
|
* with no interrupt and it rolls over at 0xFFFF. Pre-scale
|
|
* it by 32 also. Let it start running now.
|
|
*/
|
|
writel_relaxed(0x0, ttccs->ttc.base_addr + TTC_IER_OFFSET);
|
|
writel_relaxed(CLK_CNTRL_PRESCALE | CLK_CNTRL_PRESCALE_EN,
|
|
ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
|
|
writel_relaxed(CNT_CNTRL_RESET,
|
|
ttccs->ttc.base_addr + TTC_CNT_CNTRL_OFFSET);
|
|
|
|
err = clocksource_register_hz(&ttccs->cs, ttccs->ttc.freq / PRESCALE);
|
|
if (err) {
|
|
kfree(ttccs);
|
|
return err;
|
|
}
|
|
|
|
ttc_sched_clock_val_reg = base + TTC_COUNT_VAL_OFFSET;
|
|
sched_clock_register(ttc_sched_clock_read, timer_width,
|
|
ttccs->ttc.freq / PRESCALE);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int ttc_rate_change_clockevent_cb(struct notifier_block *nb,
|
|
unsigned long event, void *data)
|
|
{
|
|
struct clk_notifier_data *ndata = data;
|
|
struct ttc_timer *ttc = to_ttc_timer(nb);
|
|
struct ttc_timer_clockevent *ttcce = container_of(ttc,
|
|
struct ttc_timer_clockevent, ttc);
|
|
|
|
switch (event) {
|
|
case POST_RATE_CHANGE:
|
|
/* update cached frequency */
|
|
ttc->freq = ndata->new_rate;
|
|
|
|
clockevents_update_freq(&ttcce->ce, ndata->new_rate / PRESCALE);
|
|
|
|
/* fall through */
|
|
case PRE_RATE_CHANGE:
|
|
case ABORT_RATE_CHANGE:
|
|
default:
|
|
return NOTIFY_DONE;
|
|
}
|
|
}
|
|
|
|
static int __init ttc_setup_clockevent(struct clk *clk,
|
|
void __iomem *base, u32 irq)
|
|
{
|
|
struct ttc_timer_clockevent *ttcce;
|
|
int err;
|
|
|
|
ttcce = kzalloc(sizeof(*ttcce), GFP_KERNEL);
|
|
if (!ttcce)
|
|
return -ENOMEM;
|
|
|
|
ttcce->ttc.clk = clk;
|
|
|
|
err = clk_prepare_enable(ttcce->ttc.clk);
|
|
if (err)
|
|
goto out_kfree;
|
|
|
|
ttcce->ttc.clk_rate_change_nb.notifier_call =
|
|
ttc_rate_change_clockevent_cb;
|
|
ttcce->ttc.clk_rate_change_nb.next = NULL;
|
|
|
|
err = clk_notifier_register(ttcce->ttc.clk,
|
|
&ttcce->ttc.clk_rate_change_nb);
|
|
if (err) {
|
|
pr_warn("Unable to register clock notifier.\n");
|
|
goto out_kfree;
|
|
}
|
|
|
|
ttcce->ttc.freq = clk_get_rate(ttcce->ttc.clk);
|
|
|
|
ttcce->ttc.base_addr = base;
|
|
ttcce->ce.name = "ttc_clockevent";
|
|
ttcce->ce.features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT;
|
|
ttcce->ce.set_next_event = ttc_set_next_event;
|
|
ttcce->ce.set_state_shutdown = ttc_shutdown;
|
|
ttcce->ce.set_state_periodic = ttc_set_periodic;
|
|
ttcce->ce.set_state_oneshot = ttc_shutdown;
|
|
ttcce->ce.tick_resume = ttc_resume;
|
|
ttcce->ce.rating = 200;
|
|
ttcce->ce.irq = irq;
|
|
ttcce->ce.cpumask = cpu_possible_mask;
|
|
|
|
/*
|
|
* Setup the clock event timer to be an interval timer which
|
|
* is prescaled by 32 using the interval interrupt. Leave it
|
|
* disabled for now.
|
|
*/
|
|
writel_relaxed(0x23, ttcce->ttc.base_addr + TTC_CNT_CNTRL_OFFSET);
|
|
writel_relaxed(CLK_CNTRL_PRESCALE | CLK_CNTRL_PRESCALE_EN,
|
|
ttcce->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
|
|
writel_relaxed(0x1, ttcce->ttc.base_addr + TTC_IER_OFFSET);
|
|
|
|
err = request_irq(irq, ttc_clock_event_interrupt,
|
|
IRQF_TIMER, ttcce->ce.name, ttcce);
|
|
if (err)
|
|
goto out_kfree;
|
|
|
|
clockevents_config_and_register(&ttcce->ce,
|
|
ttcce->ttc.freq / PRESCALE, 1, 0xfffe);
|
|
|
|
return 0;
|
|
|
|
out_kfree:
|
|
kfree(ttcce);
|
|
return err;
|
|
}
|
|
|
|
/**
|
|
* ttc_timer_init - Initialize the timer
|
|
*
|
|
* Initializes the timer hardware and register the clock source and clock event
|
|
* timers with Linux kernal timer framework
|
|
*/
|
|
static int __init ttc_timer_init(struct device_node *timer)
|
|
{
|
|
unsigned int irq;
|
|
void __iomem *timer_baseaddr;
|
|
struct clk *clk_cs, *clk_ce;
|
|
static int initialized;
|
|
int clksel, ret;
|
|
u32 timer_width = 16;
|
|
|
|
if (initialized)
|
|
return 0;
|
|
|
|
initialized = 1;
|
|
|
|
/*
|
|
* Get the 1st Triple Timer Counter (TTC) block from the device tree
|
|
* and use it. Note that the event timer uses the interrupt and it's the
|
|
* 2nd TTC hence the irq_of_parse_and_map(,1)
|
|
*/
|
|
timer_baseaddr = of_iomap(timer, 0);
|
|
if (!timer_baseaddr) {
|
|
pr_err("ERROR: invalid timer base address\n");
|
|
return -ENXIO;
|
|
}
|
|
|
|
irq = irq_of_parse_and_map(timer, 1);
|
|
if (irq <= 0) {
|
|
pr_err("ERROR: invalid interrupt number\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
of_property_read_u32(timer, "timer-width", &timer_width);
|
|
|
|
clksel = readl_relaxed(timer_baseaddr + TTC_CLK_CNTRL_OFFSET);
|
|
clksel = !!(clksel & TTC_CLK_CNTRL_CSRC_MASK);
|
|
clk_cs = of_clk_get(timer, clksel);
|
|
if (IS_ERR(clk_cs)) {
|
|
pr_err("ERROR: timer input clock not found\n");
|
|
return PTR_ERR(clk_cs);
|
|
}
|
|
|
|
clksel = readl_relaxed(timer_baseaddr + 4 + TTC_CLK_CNTRL_OFFSET);
|
|
clksel = !!(clksel & TTC_CLK_CNTRL_CSRC_MASK);
|
|
clk_ce = of_clk_get(timer, clksel);
|
|
if (IS_ERR(clk_ce)) {
|
|
pr_err("ERROR: timer input clock not found\n");
|
|
return PTR_ERR(clk_ce);
|
|
}
|
|
|
|
ret = ttc_setup_clocksource(clk_cs, timer_baseaddr, timer_width);
|
|
if (ret)
|
|
return ret;
|
|
|
|
ret = ttc_setup_clockevent(clk_ce, timer_baseaddr + 4, irq);
|
|
if (ret)
|
|
return ret;
|
|
|
|
pr_info("%s #0 at %p, irq=%d\n", timer->name, timer_baseaddr, irq);
|
|
|
|
return 0;
|
|
}
|
|
|
|
CLOCKSOURCE_OF_DECLARE(ttc, "cdns,ttc", ttc_timer_init);
|